



**520 Data Sheet** 





TOP VIFW

**BOTTOM VIEW** 

Samsung's ARTIK™ 520 Module is a highly-integrated System-in-Module that utilizes a dual core ARM® Cortex®-A7 processor packaged DRAM and Flash memories, a Secure Element and a wide range of wireless communication options such as 802.11a/b/g/n/ac, Bluetooth® 4.1, Bluetooth Low Energy (BLE), and 802.15.4/ZigBee<sup>®</sup> communications all into a 30x25mm footprint. The many standard digital control interfaces support external sensors and higher performance peripherals to expand the module capabilities. With the combination of Wi-Fi, Bluetooth and ZigBee the ARTIK 520 Module is the perfect choice for home automation and home hub devices, while also supporting a rich UI/UX capability with the camera and display options. The hardware based Secure Element works with the ARM TrustZone® and Trustonic's Trusted Execution Environment (TEE) to provide "bank level" security end-to-end.



ARTIK 520 Module Block Diagram

| Processor                        |                                                                          |
|----------------------------------|--------------------------------------------------------------------------|
| CPU                              | Dual core ARM® Cortex®-A7@1.0GHz                                         |
| GPU                              | Mali™-400MP2 core                                                        |
| Media                            |                                                                          |
| Camera I/F                       | 1x 2-Lane MIPI CSI up to 3MP@30fps<br>(Supports YUV and MJPEG format)    |
| Display                          | 2-Lane MIPI DSI up to qHD<br>960x540@24bpp                               |
| Audio                            | 1-channel PCM and 1-channel 24-bit PS<br>audio interface                 |
| Memory                           |                                                                          |
| DRAM                             | 512MB LPDDR3                                                             |
| FLASH                            | 4GB eMMC                                                                 |
| Security                         |                                                                          |
| Secure Element                   | Secure point to point authentication and data transfer                   |
| Trusted Execution<br>Environment | Trustonic TEE (NDA required)                                             |
| Radio                            |                                                                          |
| WLAN                             | IEEE802.11a/b/g/n/ac                                                     |
| Bluetooth                        | BT, BLE                                                                  |
| IEEE80 2.15.4                    | ZigBee                                                                   |
| Power Manage                     | ment                                                                     |
| PMIC                             | Provides all power of the ARTIK 520 module using on board bucks and LDOs |
| Interfaces                       |                                                                          |
| Analog and Digital I/O           | GPIO, I <sup>2</sup> C, SPI, UART, SDIO, USB 2.0, JTAG, Analog Input     |

## SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind. This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or other-wise. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply. For updates or additional information about Samsung products, contact your nearest Samsung office. All brand names, trademarks and registered trademarks belong to their respective owners.



# TABLE OF CONTENTS

| Table of Contents                          | 3  |
|--------------------------------------------|----|
| List of Figures                            | 4  |
| List of Tables                             | 4  |
| Version History                            |    |
| ARTIK 520 Module Block Diagram             | 7  |
| ARTIK 520 Module ZigBee                    |    |
| ARTIK 520 Module ZigBee Front End          |    |
| ARTIK 520 Module PMIC                      |    |
| ARTIK 520 Module Wi-Fi/Bluetooth           | 10 |
| ARTIK 520 Module Secure Element            |    |
| ARTIK 520 Module Secure JTAG               |    |
| ARTIK 520 Module Processor System          | 11 |
| ARTIK 520 Module Connectors                | 16 |
| ARTIK 520 Module Functional Interfaces     | 23 |
| USB                                        | 23 |
| Audio Codec                                | 23 |
| UARTS                                      | 24 |
| Camera                                     |    |
| SD Card                                    |    |
| Power/Reset                                |    |
| LCD                                        |    |
| Ethernet Controller                        |    |
| Arduino                                    |    |
| Test Points                                |    |
| SigFox                                     |    |
| Debug                                      |    |
| ARTIK 520 Module GPIO Alternate Functions  |    |
| ARTIK 520 Module Booting Sequence          |    |
| ARTIK 520 Module Reset Scenarios           | 34 |
| ARTIK 520 Module Antenna Connections       | 35 |
| ARTIK 520 Module Electrical Specifications | 36 |
| Absolute Maximum Ratings                   |    |
| Recommended Operating Conditions           |    |
| DC Module Use Case Characteristics         | 37 |
| Power Supply Requirements                  | 37 |
| ESD Ratings                                |    |
| DC Electrical Characteristics              | 41 |
| AC Electrical Characteristics              |    |
| RF Electrical Characteristics              | 50 |
| ARTIK 520 Module Mechanical Specifications | 56 |
| Ordering Information                       | 58 |
| Legal Information                          |    |



# LIST OF FIGURES

| Figure 1. ARTIK 520 Module Functional Block Diagram            | 7  |
|----------------------------------------------------------------|----|
| Figure 2. ARTIK 520 Module – Top View / Bottom View            | 8  |
| Figure 3. Processor System Block Schematic                     | 12 |
| Figure 4. ARTIK 520 Module Connectors                          | 16 |
| Figure 5. ARTIK 520 Module Booting Sequence                    | 33 |
| Figure 6. Hirose RF Connector for BT/Wi-Fi and ZigBee          | 35 |
| Figure 7. ARTIK 520 Module Power Distribution                  |    |
| Figure 8. High Speed SDMMC Interface Timing                    | 45 |
| Figure 9. SPI Interface Timing (CPHA = 0, CPOL = 1 (Format A)) | 46 |
| Figure 10. I <sup>2</sup> C Interface Timing                   | 49 |
| Figure 11. Mechanical Dimensions                               | 57 |
| LIST OF TABLES                                                 |    |
| Table 1. Connector J3                                          | 17 |
| Table 2. Connector J4                                          |    |
| Table 3. Connector J5                                          | 21 |
| Table 4. USB                                                   | 23 |
| Table 5. Audio Codec                                           | 23 |
| Table 6. UARTS                                                 | 24 |
| Table 7. Camera                                                | 24 |
| Table 8. SD Card                                               | 24 |
| Table 9. Power/Reset                                           |    |
| Table 10. LCD                                                  | 25 |
| Table 11. Ethernet Controller                                  | 26 |
| Table 12. Arduino                                              | 27 |
| Table 13. Test Points                                          | 27 |
| Table 14. SigFox                                               | 28 |
| Table 15. Debug                                                | 28 |
| Table 16. Type A GPIO Alternate Functions Connector J3         | 29 |
| Table 17. Type A GPIO Alternate Functions Connector J4         | 30 |
| Table 18. Type B GPIO Alternate Functions Connector J4         | 30 |
| Table 19. Type A GPIO Alternate Functions Connector J5         | 31 |
| Table 20. Booting Options                                      |    |
| Table 21. Required Functions per Reset Type                    |    |
| Table 22. Absolute Maximum Ratings                             |    |
| Table 23. Recommended Operating Conditions                     |    |
| Table 24. Buck Description and Default Setting                 |    |
| Table 25 PMIC LDOs                                             | 38 |



| Table 26. AC/DC Characteristics LDO18                                     | 39 |
|---------------------------------------------------------------------------|----|
| Table 27. ESD Ratings                                                     | 40 |
| Table 28. Shock and Vibration Ratings                                     | 40 |
| Table 29. I/O DC Electrical Characteristics                               | 41 |
| Table 30. I/O DC Electrical Characteristics ZIGBEE                        | 42 |
| Table 31. I/O DC Electrical Characteristics PMIC                          | 42 |
| Table 32. I/O DC Electrical Characteristics USB                           | 42 |
| Table 33. Type A I/O Driver Strength and Delay Time                       | 43 |
| Table 34. Type A I/O Pull-up/Down Resistor                                | 43 |
| Table 35. Type B I/O Output Cell Delay Time                               | 43 |
| Table 36. Type B I/O Pull Up/Down Controller                              | 44 |
| Table 37. Power on Reset Timing Specifications                            | 44 |
| Table 38. High Speed SDMMC Interface Transmit/Receive Timing Constants    | 45 |
| Table 39. SPI Interface Transmit/ Receive Timing Constants with 15pF Load | 47 |
| Table 40. SPI Interface Transmit/ Receive Timing Constants with 30pF Load | 48 |
| Table 41. I <sup>2</sup> C BUS Controller Module Signal Timing            | 49 |
| Table 42. Wi-Fi WLAN 2.4GHz Receiver RF Specifications                    | 50 |
| Table 43. Wi-Fi WLAN 2.4GHz Transmitter RF Specifications                 | 52 |
| Table 44. Bluetooth RF Specifications                                     | 53 |
| Table 45. ZigBee RF Receive Specifications                                | 54 |
| Table 46. ZigBee Transmit Specifications                                  | 55 |
| Table 47. Connectors J3, J4, J5                                           | 56 |



## **VERSION HISTORY**

| Revision | Date       | Description                 | Maturity |  |  |
|----------|------------|-----------------------------|----------|--|--|
| 1.07     | 10/19/2016 | ARTIK 520 Module Data Sheet | Release  |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |
|          |            |                             |          |  |  |



## **ARTIK 520 MODULE BLOCK DIAGRAM**

Figure 1 shows the functional block diagram of the ARTIK 520 Module. It consists of a dual-core ARM® Cortex®-A7 application processor with 512MB DRAM and 4GB eMMC Flash, PMIC, Secure Element, Wi-Fi/BT chipset, ZigBee chipset, RF connectors and socket-type connectors.



Figure 1. ARTIK 520 Module Functional Block Diagram



The top side is populated with the ARM® application processor, PMIC, Wi-Fi/BT combo chipset and RF connectors for Wi-Fi/BT and ZigBee antenna. The bottom side is populated with the ZigBee chipset, ZigBee front-end for RF and Secure Element, two main connectors for function connection to main set and one debug connector for debug interface connection.







Figure 2. ARTIK 520 Module - Top View / Bottom View



## **ARTIK 520 Module ZigBee**

The ARTIK 520 Module carries a fully-integrated ZigBee unit called the Ember<sup>®</sup> EM3587. It integrates a 2.4 GHz, IEEE 802.15.4-2003-compliant transceiver, 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M3 microprocessor, flash and RAM memory and peripherals. The most important hardware features of the ZigBee module are:

- Complete system-on-chip using 32-bit ARM® Cortex®-M3 processor.
- Low power consumption:
  - RX current typical 27mA
  - TX current typical 31mA
  - Deep sleep current ≤ 1.25μA
- RF performance:
  - Normal mode link budget up to 110dB
  - RX sensitivity up to 102dBm
- Robust Wi-Fi and Bluetooth coexistence
- Single-voltage operation

For more information on EM3587 contact a sales representative from Silicon Laboratories, Inc.

### **ARTIK 520 Module ZigBee Front End**

The ARTIK 520 Module carries a fully integrated RF Front-End Module (FEM) designed specifically for ZigBee Smart Energy IoT environments. The device provides integrated and fully matched input baluns, an integrated inter-stage matching and harmonic filter, and digital controls compatible with 1.6 to 3.6 V CMOS levels. The RF blocks of the SE2432L support a wide range supply voltage tailored toward battery operated environments. The most important hardware features of the ZigBee front-end are:

- Integrated Power Amplifier up to 24dBm
- Integrated Low-Noise Amplifier with programmable bypass
- Integrated antenna switching, with transmit and receive diversity function
- Low NF, 2dB typical
- Differential transmit/receive interface with integrated baluns
- Fast-switch on/off time ≤ 800ns
- Sleep-mode current ≤ 0.05μA

For more information on SE2432L contact a sales representative from Skyworks Solutions, Inc.

## **ARTIK 520 Module PMIC**

The ARTIK 520 Module has a fully-integrated PMIC containing 5 Bucks and 25 LDOs. This unit provides all power requirements for the ARTIK 520 Module in one compact form factor. In addition, various stable power outputs are offered at the connectors, such that additional customer-defined use cases can be defined and efficiently implemented.

For more information on S2MPS14 contact a sales representative from Samsung Semiconductor, Inc.



## **ARTIK 520 Module WI-FI/BLUETOOTH**

The ARTIK 520 Module has a fully-integrated MIMO combo BCM4354 for IEEE 802.11 a/b/g/n/ac wireless LAN with Bluetooth 4.0+LE and FM. The most important hardware features of the Wireless/Bluetooth combo module are:

- WLAN 802.11ac compliant:
  - Single-stream spatial multiplexing up to 433Mbps
  - Support for 20, 40 and 80 MHz channels with optional SGI (256 QAM modulation)
- WLAN 802.11 a/b/g/n/ac compliant
- Bluetooth 4.0+LE
- 2G and 5G MIMO support
- FM Receiver, 65MHz-108MHz bands

For more information on BCM 4354 contact a sales representative from Broadcom Ltd.

## **ARTIK 520 Module Secure Element**

The ARTIK 520 Module has a dedicated Secure Element to assure end-to-end authentication and communication between nodes in an IoT setting. The most important hardware features of the Secure Element are:

- Dedicated secure CPU SC300
- Crypto Accelerator
  - Hardware based AES/DES/3DES
  - TORNADO-E
  - 5KB crypto RAM
- Crypto co-processor
  - Modular exponential accelerator
  - RSA 4128bits/ECC 544 bits
- Data security
  - Abnormal-condition detectors for: reset, interrupt, voltage, temperature, laser exposure, shield removal
  - Random Wait Generator, Random Current Generator
  - Secure optimized layout
  - Dynamic bus encryption
- Embedded tamper-free memory
  - 1.5MB flash (program and data)
  - 32KB MASK ROM
  - 48KB Static RAM
  - 5KB Crypto RAM
  - Memory Protection Unit with 4GB addressable space
  - Secure flash write operation with fast page (0.5ms) and sector erase (4ms)
  - 500K erase/write cycles/s
- Serial interfaces:
  - I<sup>2</sup>C/SPI/UART (ISO 7816)
- A guaranteed 25 years data retention at room temperature

For more information on S3FV5RP contact a sales representative from Samsung Semiconductor, Inc.



### **ARTIK 520 Module Secure JTAG**

Our secure JTAG core that is part of the ARTIK 520 Module provides debug capabilities for the developer. The secure JTAG core authenticates the legal user. In addition, it provides an access level that the legal user can operate under. The main features of the secure JTAG core are:

- Dedicated authentication process through password
- Dedicated Hash engine (SHA-1) with hash sequencer
- Two access levels "access-on" and "access-off"
- Industry standard JTAG capabilities

### **ARTIK 520 Module Processor System**

The processor system architecture that resides on the ARTIK 520 Module is a system-on-a-chip (SoC) based on a 32-bit RISC processor. Designed using the 28nm low power process, the processor system architecture provides superior performance using a dual-core CORTEX<sup>®</sup>-A7 CPU. The ARTIK 520 Module contains 3D graphics hardware, image signal-processor hardware and a variety of high-speed interfaces such as eMMC5.0.

The ARTIK 520 Module contains the dual Cortex<sup>®</sup>-A7. The ARTIK 520 Module allows for heavy traffic operations such as

720p video encoding/decoding, 3D graphics display and high resolution image signal processing.

The application processor supports dynamic virtual-address mapping aiding software engineers to fully utilize the memory resources. The key features of the ARTIK 520 Module are:

- Dual-core ARM® Cortex®-A7, 32 KB I\$/32 KB D\$ and 1MB L2 Cache
- 128-bit multi-layer AXI bus architecture
- Internal ROM and RAM for secure booting and general-use purposes
- Memory subsystem:
  - 1-port 32-bit 400MHz LPDDR2/LPDDR3 interface
- Supports 3D and 2D graphics hardware
- LCD single qHD display supports MIPI
- Support for 2-lane MIPI DSI interface
- Support for 2-lane MIPI CSI interface
- Support for 1-channel PCM and 1-channel 24-bit I<sup>2</sup>S audio interface
- Support for 6-channel I<sup>2</sup>C general-purpose multi-master interface and 1-channel dedicated camera I<sup>2</sup>C interface
- Support for 2-channel high-speed SPI interface
- Support for 2.5-channel high-speed UART (up to 3Mbps data rate for Bluetooth 2.1 EDR and IrDA 1.0 SIR)
- Support for USB 2.0, 1-channel supports LS/FS/HS (1.5Mbps/12Mbps/480Mbps) with on-chip PHY
- Support for 2-channel SD/MMC interface supports SDIO3.0, eMMC5.0 DDR with 8-bit interface
- Support for up to 100 configurable GPIO (multiplexed)
- Real time clock, PLLs, timer with PWM, and watchdog timer
- Support for 2-channel (multiplexed) general-purpose ADC





Figure 3. Processor System Block Schematic

### MIPI DSI

The ARTIK 520 Module provides 1x 2-lane MIPI interface that complies with the MIPI DSI standard specification V1.01r11. The key features of the MIPI DSI sub-system are:

- Maximum resolution ranges up to qHD (960x540@24bpp)
- Supports 1 or 2 data lanes.
- Supported interfaces are:
  - Protocol-to-PHY Interface (PPI) in MIPI D-PHY specification V0.90
  - RGB Interface for video image input from display controller
  - An I80 interface for Command Mode Image input from display controller
  - PMS control interface for PLL to configure byte clock frequency
  - Pre-scaler to generate escape clock from byte clock

#### MIPI CSI

The ARTIK 520 Module provides 1x 2-lane MIPI interface that complies with the MIPI CSI standard specification V1.01r06. The key features of the MIPI CSI sub-system are:

• Supports 1 or 2 data lanes



- Supports up to 3MP@30fps
- Supported image formats are:
  - YUV420, YUV420 (Legacy), YUV420 (CSPS), 8-bit YUV422, 10-bit YUV422
  - MJPEG

#### SPI

The ARTIK 520 Module provides 2x Serial Peripheral Interfaces (SPI) that transfers serial data. SPI support includes

8-bit/16-bit/32-bit shift registers to transmit and receive data. During an SPI transfer, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). The SPI implementation adheres to the protocols described by National Semiconductor, Microwire and Motorola's Serial Peripheral Interface. The key features of the SPI sub-system are:

- Support for full-duplex
- 8-bit/16-bit/32-bit shift register for Tx and Rx
- 8-bit/16-bit/32-bit bus interface
- Complies with the SPI protocol described by National Semiconductor, Microwire and Motorola
- Support for 2 independent 32-bit wide transmit and receive FIFOs:
  - Depth 64 in SPI port 0 and depth 16 in SPI port 1
- Supports for master mode and slave mode
- Supports for receive-without-transmit operation
- Support Tx/Rx up to 50 MHz

#### **ADC**

The ADC interface controls one 28nm low power CMOS 1.8V 12-bit ADC. It converts the analog input signal into 12-bit binary code at a conversion rate of 50kSPS-1MSPS with a 1MHz-20MHz main clock. The ADCIF includes a 12-bit resolution that combines with an analog input multiplexer. The analog input multiplexer selects one from 2 input channels.

#### **UART**

The ARTIK 520 Module provides 2x full 4-pin UARTs plus 1x 2-pin UART with just RxD and TxD signals. The key features of the UART sub-system are:

- Both DMA and interrupt based mode of operation supported
- All independent channels support IrDA 1.0
- Each UART channel contains two FIFOs to receive and transmit data:
  - 256 bytes in ch0 and ch2
  - 64 bytes in ch1
  - 16 bytes in ch3
- Each UART channel contains:
  - Programmable baud-rates
  - One or two stop bit insertion
  - 5-bit, 6-bit, 7-bit, or 8-bit data width
  - Parity checking

### I2S

The ARTIK 520 Module provides one 3-line Inter-IC Sound ( $I^2S$ ) channel.  $I^2S$  is one of the most popular digital audio interfaces. The  $I^2S$  bus handles audio data and other signals, such as sub-coding and control.

It is possible to transmit data between two I<sup>2</sup>S buses. To minimize the number of pins required and to keep wiring simple, a 3-line serial bus is used. The key features of the I<sup>2</sup>S sub-system are:



- Supports 1-port stereo (1 channel) I<sup>2</sup>S-bus for audio with DMA based operation
- Supports serial data transfer of 8/16/24-bit per channel
- Supports I<sup>2</sup>S, MSB-justified, and LSB-justified data formats
- Supports both master and slave modes

#### **PCM**

The ARTIK 520 Module provides 1x PCM channel. The PCM audio interface provides a bi-directional serial interface

to an external codec. The key features of the PCM sub-system are:

- A 16-bit PCM with 1 port audio interface
- Supports only Master mode
- All PCM serial timings and strobes are extracted from one master clock
- Supports 1x input (16-bit x 32depth) and 1x output (16-bit x 32 depth) FIFO to buffer data
- DMA interface for Tx or Rx or both

### **GPIO**

The ARTIK 520 Module provides a GPIO system to allow for a wide variety of use cases to be supported. The key features of the GPIO system are:

- Control for up to 91 external interrupts
  - Falling edge triggered
  - · Rising edge triggered
  - Both edge triggered
- Control for up to 25 wake-up interrupts
  - Falling edge triggered
  - · Rising edge triggered
  - Both edge triggered
- Control for up to 100 General Purpose I/Os
- Controls a variety of pin states in sleep mode

#### I<sup>2</sup>C

The ARTIK 520 Module provides 6x generic 400kb/s  $I^2C$  channels + 1x dedicated 400kb/s camera  $I^2C$  channel. The key features of the  $I^2C$  sub-system are:

- Supporting master and slave mode
- 7-bit addressing mode only
- Supports serial, 8-bit oriented and bi-directional data transfer
- Supports up to 100 kb/s in the standard mode
- Supports up to 400 kb/s in the fast mode
- Supports master transmit, master receive, slave transmit, and slave receive operation
- Supports both interrupt and polling events

#### **USB**

The ARTIK 520 Module provides one USB2.0 interface. The key features of the USB2.0 sub-system are:

- In compliance with the USB 2.0 specification revision 1.0a
- In compliance with the UTMI+ Level3 revision 1.0
- Supports high-speed and full-speed transfers
- Supports up to 15 device-programmable endpoints:
  - Programmable endpoint type: Bulk, Isochronous, Interrupt
  - Programmable In/Out direction



• Supports packet-based dynamic FIFO memory allocation up to 7936 depth

### SDIO/xMMC

The ARTIK 520 Module provides one SDIO/xMMC interface. The Mobile Storage Host is an interface between the system and SD/MMC card. This host supports 8-bit DDR transfer with a 200 MHz clock rate. The key features of mobile storage host sub-system are:

- Support for Embedded Multimedia Cards (eMMC version 5.0)
- Support for Embedded Multimedia Cards (eMMC version 4.5)
- Support for Secure Digital I/O (SDIO version 3.0)
- Support for Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1)
- Support for Multimedia Cards (MMC version 4.4)

#### MALI™-400 SERIES

The ARTIK 520 Module provides 1x instance of the Mali™-400 GPU series from ARM<sup>®</sup>. The Mali™-400 series adds graphics capabilities to the ARTIK 520 Module. The key features of the Mali™-400 sub-system are:

- Resolution of 4kx4k for the frame buffer as well as the texture buffer
- Tile-based pixel processing
- Scalable multi-core pixel processors (128 threads)

#### **DMC**

The ARTIK 520 Module provides a Dynamic Memory Controller (DMC) that is compatible with the JEDEC standard supporting LPDDR3/DDR3 and SDRAM devices. The following memory interfaces are supported:

- LPDDR2-S4 up to 533MHz
- LPDDR3 up to 667 MHz
- DDR3

#### **DUAL CORTEX®-A7**

The ARTIK 520 Module provides 2xCPU cores which consist of ARM<sup>®</sup> Cortex<sup>®</sup>-A7 core processors. For easier and faster CPU core switching, the ARTIK 520 Module supports a cache coherency interconnect (CCI) bus with L2 cache snooping capability. The ARM<sup>®</sup> Cortex<sup>®</sup>-A7 dual-core has the following common features:

- Common ARM<sup>®</sup>v7-A Cortex<sup>®</sup> architecture
- A core speed up to 1GHZ
- Security Extensions for implementation of enhanced security
- Virtualization Extensions for the development of virtualized systems that enable switching guest operation systems
- Program Trace Macrocell that is ARM CoreSight compatible
- Multi-core ARM TrustZone<sup>®</sup> technology



# **ARTIK 520 MODULE CONNECTORS**

The ARTIK 520 Module utilizes three 60-position connectors for all power, analog and digital I/O. Connectors J3, J4 and J5 are Panasonic ATX460124 with 60 pins and 0.4mm pitch. <u>Figure 4</u> shows the power/signal name assigned to each pin of each connector. <u>Table 1</u>, <u>Table 2</u> and <u>Table 3</u> describe the pinout in detail.

|               | CONNECTOR J3 |                     |               | CONNEC | CTOR | J4              | CON         | NEC | СТС | OR J5     |
|---------------|--------------|---------------------|---------------|--------|------|-----------------|-------------|-----|-----|-----------|
| MAIN_BAT      | 1 2          | — MAIN_BAT          | XspiCLK0 ——   | 1      | 2 —  | AP_USB_DM       | GND -       | 1   | 2   | GND       |
| MAIN_BAT      | 3 4          | — MAIN_BAT          | XspiCSn0 ——   | 3      | 4 —  | AP_USB_DP       | EBI_OEn -   | 3   | 4   | GPM3_1    |
| GND -         | 5 6          | — GND               | XspiMISO0 ——  | 5      | 6 —  | ——— GND         | EBI_Wen -   | 5   | 6   | GPM3 0    |
| GND -         | 7 8          | — GND               | XspiMOSI0 ——  | 7      | 8    | AP_USB_VBUS     | EBI CSn —   | 7   | 8   | ——— GND   |
| XGPIO15 —     | 9 10         | — PWR_KEY           | PSR_TE        | 9      | 10   | USB_ID          | GND -       | 9   | 10  | XjTCK     |
| XEINT_14      | 11 12        | — XEINT_13          | Xi2c7_SDA     | 11     | 12   | GPM4_4          | EBI_ADDR0 — | 11  | 12  | XjTDI     |
| XEINT_16      | 13 14        | — XEINT_12          | Xi2c7_SCL ——  | 13     | 14 — | GPM4_5          | EBI_ADDR1 — | 13  | 14  | XjTDO     |
| XEINT_17 —    | 15 16        | — XEINT_8           | Xi2c1_SCL     | 15     | 16   | GPM4_6          | EBI_ADDR2 — | 15  | 16  | XjTMS     |
| XEINT_18      | 17 18        | — DRD_VBUS_SENSE_0  | Xi2c1_SDA     | 17     | 18 — | GPM4_7          | EBI_ADDR3 — | 17  | 18  | XjTRSTn   |
| XEINT_20      | 19 20        | — XEINT_6           | VTCAM_RESET   | 19     | 20   | ——— GND         | EBI_ADDR4 — | 19  | 20  | ——— GND   |
| XEINT_21      | 21 22        | — XEINT_5           | XISP2_SCL0 —— | 21     | 22   | DISP_MIPI_D0_N  | EBI_ADDR5   | 21  | 22  | 32768HZ   |
| XEINT_24      | 23 24        | — XEINT_4           | XISP2_SDA0    | 23     | 24   | DISP_MIPI_D1_P  | EBI_ADDR6 — | 23  | 24  | — GND     |
| XEINT_25      | 25 26        | — XEINT_3           | GND           | 25     | 26   | ——— GND         | GND —       | 25  | 26  | DEBUG RXD |
| XEINT_27 —    | 27 28        | — XEINT_2           | VTCAM_D0_N    | 27     | 28 — | DISP_MIPI_D1_N  | EBI_DAT0    | 27  | 28  | DEBUG_TXD |
| XEINT_28      | 29 30        | — XEINT_1           | VTCAM_D0_P    | 29     | 30   | DISP_MIPI_D1_P  | EBI_DAT1 —  | 29  | 30  | — GND     |
| V_ADP_SENSE — | 31 32        | — XEINT_0           | GND ——        | 31     | 32 — | ——— GND         | EBI_DAT2 —  | 31  | 32  | XspiCLK1  |
| GND —         | 33 34        | — XGPIO17/XT_INT163 | VTCAM_D1_N    | 33     | 34   | DISP_MIPI_CLK_N | EBI_DAT3 —  | 33  | 34  | XspiCSn1  |
| XOM2 —        | 35 36        | — GND               | VTCAM_D1_P    | 35     | 36   | DISP_MIPI_CLK_P | EBI_DAT4 —  | 35  | 36  | XspiMISO1 |
| хомз —        | 37 38        | — Xu3_RXD           | GND ——        | 37     | 38   | GND             | EBI_DAT5 —  | 37  | 38  | XspiMOSI1 |
| XGPIO6 —      | 39 40        | — Xu3_TXD           | VTCAM_CLK_N   | 39     | 40 — | XMMC2CDN        | EBI_DAT6 —  | 39  | 40  | ——— GND   |
| XEINT_22 —    | 41 42        | — GND               | VTCAM_CLK_P   | 41     | 42   | XMMC2CLK        | EBI_DAT7 —  | 41  | 42  | VLD018    |
| XUART_SCLK —  | 43 44        | — Xadc0AIN0         | GND ——        | 43     | 44   | XMMC2CMD        | EBI_DAT8 —  | 43  | 44  | VLDO18    |
| XUART_MOSI —  | 45 46        | — Xadc0AIN1         | Xpwmo_1       | 45     | 46   | XMMC2DATA0      | EBI_DAT9 —  | 45  | 46  | ZB_PC2    |
| XUART_MISO —  | 47 48        | — XAudi2s2SDO       | Xpwmo_0       | 47     | 48   | XMMC2DATA1      | EBI_DAT10 — | 47  | 48  | ZB_PC0    |
| XUART_CS —    | 49 50        | — XAudi2s2SDI       | COIN_BATT     | 49     | 50   | XMMC2DATA2      | EBI_DAT11 — | 49  | 50  | ZB_PC3    |
| GND           | 51 52        | — XAudi2s2SCLK      | AP_NRESET     | 51     | 52   | XMMC2DATA3      | EBI_DAT12 — | 51  | 52  | ZB_JTCK   |
| XCLKOUT —     | 53 54        | — XAudi2s2LRCK      | Xi2c3_SCL —   | 53     | 54   | ——— GND         | EBI DAT13 — | 53  | 54  | ZB PC4    |
| GND —         | 55 56        | — XAudi2s2CDCLK     | Xi2c3_SDA ——  | 55     | 56   | GPC0_4          | EBI_DAT14 — | 55  | 56  | ZB_RSTN   |
| XEINT_9 —     | 57 58        | — GND               | LCD_RST ——    | 57     | 58   | AP_NWRESET      | EBI_DAT15 — | 57  | 58  | ZB_PA4    |
| VTCAM_PDN —   | 59 60        | — CODEC_PDN         | XGPIO3 ——     | 59     | 60   | XGPIO2          | GND —       | 59  | 60  | ZB_PA5    |
|               |              |                     |               |        |      |                 |             |     |     |           |

Figure 4. ARTIK 520 Module Connectors



## CONNECTOR J3

Table 1. Connector J3

| Connector J3 |      |             |     |               |         |            |          |                        |                                               |  |  |
|--------------|------|-------------|-----|---------------|---------|------------|----------|------------------------|-----------------------------------------------|--|--|
| Conn#        | Pin# | Name        | 1/0 | I/O Type      | Voltage | DS<br>[mA] | PUD*     | Group                  | Function                                      |  |  |
| J3           | 1    | MAIN_BAT    | NA  | NA            | 3V8     | NA         | NA       | NA                     | Main battery                                  |  |  |
| J3           | 3    | MAIN_BAT    | NA  | NA            | 3V8     | NA         | NA       | NA                     | Main battery                                  |  |  |
| J3           | 5    | GND         | NA  | NA            | 0V0     | NA         | NA       | NA                     | Ground                                        |  |  |
| J3           | 7    | GND         | NA  | NA            | 0V0     | NA         | NA       | NA                     | Ground                                        |  |  |
| J3           | 9    | XGPIO15     | -   | Α             | 1V8     | 2          | PDE      | ETHERNET<br>CONTROLLER | External chip GPIO1                           |  |  |
| J3           | 11   | XEINT_14    | -   | Α             | 1V8     | 2          | PUE      | ARDUINO                | General purpose interrupt or IO               |  |  |
| J3           | 13   | XEINT_16    | -   | Α             | 1V8     | 2          | PUD<br>D | ETHERNET<br>CONTROLLER | External chip IRQ                             |  |  |
| J3           | 15   | XEINT_17    | _   | Α             | 1V8     | 2          | PUD<br>D | POWER/RESET            | Charge status interrupt                       |  |  |
| J3           | 17   | XEINT_18    | -   | Α             | 1V8     | 2          | PUD<br>D | UART                   | SPI-TO-UART IC for SPI bus emulation<br>RESET |  |  |
| J3           | 19   | XEINT_20    | -   | Α             | 1V8     | 2          | PUD<br>D | UART                   | SPI-TO-UART IC for SPI bus emulation IRQ      |  |  |
| J3           | 21   | XEINT_21    | 0   | Α             | 1V8     | 2          | PUD<br>D | LCD                    | Backlight enable                              |  |  |
| J3           | 23   | XEINT_24    | 1   | Α             | 1V8     | 2          | PDE      | POWER/RESET            | Turn device on                                |  |  |
| J3           | 25   | XEINT_25    | 1   | Α             | 1V8     | 2          | PDE      | POWER/RESET            | Fuel gauge interrupt                          |  |  |
| J3           | 27   | XEINT_27    | I   | Α             | 1V8     | 2          | PDE      | AUDIO                  | Ear microphone detect                         |  |  |
| J3           | 29   | XEINT_28    | 1   | А             | 1V8     | 2          | PDE      | ETHERNET<br>CONTROLLER | External chip CS                              |  |  |
| J3           | 31   | V_ADP_SENSE | 1   | A/SE          | 1V8     | 2          | PDE      | POWER/RESET            | AC Power detect                               |  |  |
| J3           | 33   | GND         | NA  | NA            | 0V0     | NA         | NA       | NA                     | Ground                                        |  |  |
| J3           | 35   | XOM2        | -1  | NA            | 1V8     | NA         | NA       | POWER/RESET            | SD/MMC or eMMC boot                           |  |  |
| J3           | 37   | XOM3        | -1  | NA            | 1V8     | NA         | NA       | POWER/RESET            | SD/MMC or eMMC boot                           |  |  |
| J3           | 39   | XGPIO6      | -1  | Α             | 1V8     | 2          | PDE      | ZWAVE                  | SD3503 ZWAVE reset                            |  |  |
| J3           | 41   | XEINT_22    | 1   | А             | 1V8     | 2          | PUD<br>D | CAMERA                 | 27MHz osc enable                              |  |  |
| J3           | 43   | XUART_SCLK  | I   | Α             | 1V8     | 2          | PDE      | UARTS                  | SPI-TO-UART IC for SPI bus emulation SCLK     |  |  |
| J3           | 45   | XUART_MOSI  | I   | Α             | 1V8     | 2          | PDE      | UARTS                  | SPI-TO-UART IC for SPI bus emulation MOSI     |  |  |
| J3           | 47   | XUART_MISO  | -   | Α             | 1V8     | 2          | PDE      | UARTS                  | SPI-TO-UART IC for SPI bus emulation MISO     |  |  |
| J3           | 49   | XUART_CS    | I   | Α             | 1V8     | 2          | PDE      | UARTS                  | SPI-TO-UART IC for SPI bus emulation CS       |  |  |
| J3           | 51   | GND         | NA  | NA            | 0V0     | NA         | NA       | NA                     | Ground                                        |  |  |
| J3           | 53   | XCLKOUT     | 0   | PROCESSO<br>R | 1V8     | NA         | NA       | AUDIO                  | Clock                                         |  |  |
| J3           | 55   | GND         | NA  | NA            | 0V0     | NA         | NA       | NA                     | Ground                                        |  |  |
| J3           | 57   | XEINT_9     | I   | Α             | 1V8     | 2          | PDE      | ETHERNET<br>CONTROLLER | General purpose interrupt or IO               |  |  |
| J3           | 59   | VTCAM_PDN   | I   | Α             | 1V8     | 2          | PDE      | CAMERA                 | Power down                                    |  |  |
| J3           | 2    | MAIN_BAT    | NA  | NA            | 3V8     | NA         | NA       | NA                     | Main battery                                  |  |  |
| J3           | 4    | MAIN_BAT    | NA  | NA            | 3V8     | NA         | NA       | NA                     | Main battery                                  |  |  |
| J3           | 6    | GND         | NA  | NA            | 0V0     | NA         | NA       | NA                     | Ground                                        |  |  |
| J3           | 8    | GND         | NA  | NA            | 0V0     | NA         | NA       | NA                     | Ground                                        |  |  |
| J3           | 10   | PWR_KEY     | 1   | PMIC          | NA      | NA         | NA       | POWER/RESET            | PMIC power on key                             |  |  |



|       | Connector J3 |                       |     |          |         |            |          |             |                                      |  |  |  |
|-------|--------------|-----------------------|-----|----------|---------|------------|----------|-------------|--------------------------------------|--|--|--|
| Conn# | Pin#         | Name                  | I/O | I/O Type | Voltage | DS<br>[mA] | PUD*     | Group       | Function                             |  |  |  |
| J3    | 12           | XEINT_13              | ı   | Α        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 14           | XEINT_12              | I   | Α        | 1V8     | 2          | PDE      | SIGFOX      | Low power wireless transmitter reset |  |  |  |
| J3    | 16           | XEINT_8               | ı   | Α        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 18           | DRD_VBUS_SENSE<br>_0  | _   | Α        | 1V8     | 2          | PDE      | USB         | Device detect                        |  |  |  |
| J3    | 20           | XEINT_6               | I   | А        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 22           | XEINT_5               | I   | Α        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 24           | XEINT_4               | I   | Α        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 26           | XEINT_3               | ı   | Α        | 1V8     | 2          | PUE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 28           | XEINT_2               | I   | Α        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 30           | XEINT_1               | I   | А        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 32           | XEINT_0               | I   | Α        | 1V8     | 2          | PDE      | ARDUINO     | General purpose interrupt or IO      |  |  |  |
| J3    | 34           | XGPIO17/XT_INT1<br>63 | _   | Α        | 1V8     | 2          | PDE      | POWER/RESET | External IC interrupt                |  |  |  |
| J3    | 36           | GND                   | NA  | NA       | 0V0     | NA         | NA       | NA          | Ground                               |  |  |  |
| J3    | 38           | Xu3_RXD               | Ι   | Α        | 1V8     | 2          | PUD<br>D | ARDUINO     | RxD                                  |  |  |  |
| J3    | 40           | Xu3_TXD               | _   | Α        | 1V8     | 2          | PUD<br>D | ARDUINO     | TxD                                  |  |  |  |
| J3    | 42           | GND                   | NA  | NA       | 0V0     | NA         | NA       | NA          | Ground                               |  |  |  |
| J3    | 44           | Xadc0AIN0             | ı   | ADC      | 1V8     | NA         | NA       | ARDUINO     | Input 0                              |  |  |  |
| J3    | 46           | Xadc0AIN1             | ı   | ADC      | 1V8     | NA         | NA       | ARDUINO     | Input 1                              |  |  |  |
| J3    | 48           | XAudi2s2SDO           | ı   | Α        | 1V8     | 2          | PDE      | AUDIO       | SDO                                  |  |  |  |
| J3    | 50           | XAudi2s2SDI           | I   | Α        | 1V8     | 2          | PDE      | AUDIO       | SDI                                  |  |  |  |
| J3    | 52           | XAudi2s2SCLK          | Ι   | Α        | 1V8     | 2          | PDE      | AUDIO       | SCLK                                 |  |  |  |
| J3    | 54           | XAudi2s2LRCK          | - 1 | Α        | 1V8     | 2          | PDE      | AUDIO       | LRCLK                                |  |  |  |
| J3    | 56           | XAudi2s2CDCLK         | -1  | Α        | 1V8     | 2          | PDE      | AUDIO       | CDCLK                                |  |  |  |
| J3    | 58           | GND                   | NA  | NA       | 0V0     | NA         | NA       | NA          | Ground                               |  |  |  |
| J3    | 60           | CODEC_PDN             | I   | Α        | 1V8     | 2          | PDE      | AUDIO       | AK4953EQ audio codec IC power down   |  |  |  |

<sup>\*</sup> The PUD variables have the following meaning: PUDD = Power Up Down Disabled, PDE = Power Down Enabled, PUE = Power Up Enabled, R = Reserved.



## **CONNECTOR J4**

Table 2. Connector J4

|       | Connector J4 |                |     |                    |         |            |      |                               |                                        |  |  |  |
|-------|--------------|----------------|-----|--------------------|---------|------------|------|-------------------------------|----------------------------------------|--|--|--|
| Conn# | Pin#         | Name           | 1/0 | I/O Type           | Voltage | DS<br>[mA] | PUD  | Group                         | Function                               |  |  |  |
| J4    | 1            | XspiCLK0       | I   | Α                  | 1V8     | 2          | PDE  | ETHERNET<br>CONTROLLER/SIGFOX | SPI CLK                                |  |  |  |
| J4    | 3            | XspiCSn0       | I   | Α                  | 1V8     | 2          | PDE  | ETHERNET<br>CONTROLLER/SIGFOX | SPI CSn                                |  |  |  |
| J4    | 5            | XspiMISO0      | I   | Α                  | 1V8     | 2          | PDE  | ETHERNET<br>CONTROLLER/SIGFOX | SPI MISO                               |  |  |  |
| J4    | 7            | XspiMOSI0      | ı   | Α                  | 1V8     | 2          | PDE  | ETHERNET<br>CONTROLLER/SIGFOX | SPI MOSI                               |  |  |  |
| J4    | 9            | PSR_TE         | 1   | Α                  | 1V8     | 2          | PDE  | LCD                           | CLK                                    |  |  |  |
| J4    | 11           | Xi2c7_SDA      | 1   | Α                  | 1V8     | 2          | PDE  | ARDUINO                       | General purpose I2C SDA                |  |  |  |
| J4    | 13           | Xi2c7_SCL      | I   | Α                  | 1V8     | 2          | PDE  | ARDUINO                       | General purpose I2C SCL                |  |  |  |
| J4    | 15           | Xi2c1_SCL      | 1   | Α                  | 1V8     | 2          | PDE  | AUDIO/POWER/RESET             | I2C SCL                                |  |  |  |
| J4    | 17           | Xi2c1_SDA      | 1   | Α                  | 1V8     | 2          | PDE  | AUDIO/POWER/RESET             | I2C SDA                                |  |  |  |
| J4    | 19           | VTCAM_RESET    | 0   | Α                  | 1V8     | 2          | PDE  | CAMERA                        | RESET Camera                           |  |  |  |
| J4    | 21           | XISP2_SCL0     | 1   | Α                  | 1V8     | 2          | PDE  | CAMERA                        | I2C SCL                                |  |  |  |
| J4    | 23           | XISP2_SDA0     | 1   | Α                  | 1V8     | 2          | PDE  | CAMERA                        | I2C SDA                                |  |  |  |
| J4    | 25           | GND            | NA  | NA                 | 0V0     | NA         | NA   | NA                            | Ground                                 |  |  |  |
| J4    | 27           | VTCAM_D0_N     | I/O | MIPI               | 1V0     | NA         | NA   | CAMERA                        | MIPI DO_N                              |  |  |  |
| J4    | 29           | VTCAM_D0_P     | I/O | MIPI               | 1V0     | NA         | NA   | CAMERA                        | MIPI D0_P                              |  |  |  |
| J4    | 31           | GND            | NA  | NA                 | 0V0     | NA         | NA   | NA                            | Ground                                 |  |  |  |
| J4    | 33           | VTCAM_D1_N     | 1/0 | MIPI               | 1V0     | NA         | NA   | CAMERA                        | MIPI D1_N                              |  |  |  |
| J4    | 35           | VTCAM_D1_P     | I/O | MIPI               | 1V0     | NA         | NA   | CAMERA                        | MIPI D1_P                              |  |  |  |
| J4    | 37           | GND            | NA  | NA                 | 0V0     | NA         | NA   | NA                            | Ground                                 |  |  |  |
| J4    | 39           | VTCAM_CLK_N    | I/O | MIPI               | 1V0     | NA         | NA   | CAMERA                        | MIPI CLK_N                             |  |  |  |
| J4    | 41           | VTCAM_CLK_P    | I/O | MIPI               | 1V0     | NA         | NA   | CAMERA                        | MIPI CLK_P                             |  |  |  |
| J4    | 43           | GND            | NA  | NA                 | 0V0     | NA         | NA   | NA                            | Ground                                 |  |  |  |
| J4    | 45           | Xpwmo_1        | ı   | Α                  | 1V8     | 2          | PDE  | ARDUINO                       | General purpose interrupt or IO or PWM |  |  |  |
| J4    | 47           | Xpwmo_0        | ı   | Α                  | 1V8     | 2          | PDE  | ARDUINO                       | General purpose interrupt or IO or PWM |  |  |  |
| J4    | 49           | COIN_BAT       | NA  | PMIC               | 3V0     | NA         | NA   | POWER/RESET                   | Backup battery                         |  |  |  |
| J4    | 51           | AP_NRESET      | I   | PROCESS<br>OR/PMIC | 1V8     | NA         | NA   | POWER/RESET/<br>ARDUINO/JTAG  | ARTIK 520 Module reset                 |  |  |  |
| J4    | 53           | Xi2c3_SCL      | -1  | Α                  | 1V8     | 2          | PUDD | TEST POINTS                   | I2C SCL                                |  |  |  |
| J4    | 55           | Xi2c3_SDA      | 1   | Α                  | 1V8     | 2          | PUDD | TEST POINTS                   | I2C SDA                                |  |  |  |
| J4    | 57           | LCD_RST        | 0   | Α                  | 1V8     | 2          | PDE  | LCD                           | Reset                                  |  |  |  |
| J4    | 59           | XGPIO3         | -1  | Α                  | 1V8     | 2          | PDE  | ETHERNET CONTROLLER           | External Chip GPIO0                    |  |  |  |
| J4    | 2            | AP_USB_DM      | I/O | USB2.0             | 3V0     | NA         | NA   | USB                           | USB DM                                 |  |  |  |
| J4    | 4            | AP_USB_DP      | I/O | USB2.0             | 3V0     | NA         | NA   | USB                           | USB DP                                 |  |  |  |
| J4    | 6            | GND            | NA  | NA                 | 0V0     | NA         | NA   | NA                            | Ground                                 |  |  |  |
| J4    | 8            | AP_USB_VBUS    | I/O | USB2.0             | 3V0     | NA         | NA   | USB                           | USB VBUS                               |  |  |  |
| J4    | 10           | USB_ID         | 1   | USB2.0             | 3V0     | NA         | NA   | USB                           | ID                                     |  |  |  |
| J4    | 12           | GPM4_4         | I   | Α                  | 1V8     | 2          | PDE  | SIGFOX                        | ATA8520 SPI bus emulation              |  |  |  |
| J4    | 14           | GPM4_5         | I   | Α                  | 1V8     | 2          | PDE  | SIGFOX                        | ATA8520 SPI bus emulation              |  |  |  |
| J4    | 16           | GPM4_6         | 1   | Α                  | 1V8     | 2          | PDE  | SIGFOX                        | ATA8520 SPI bus emulation              |  |  |  |
| J4    | 18           | GPM4_7         | I   | Α                  | 1V8     | 2          | PDE  | SIGFOX                        | ATA8520 SPI bus emulation              |  |  |  |
| J4    | 20           | GND            | NA  | NA                 | 0V0     | NA         | NA   | NA                            | Ground                                 |  |  |  |
| J4    | 22           | DISP_MIPI_D0_N | 1/0 | MIPI               | 1V0     | NA         | NA   | LCD                           | MIPI D0_N                              |  |  |  |



|       |      |                 |     |                    |         | Conne      | ctor J4 |                     |                                             |
|-------|------|-----------------|-----|--------------------|---------|------------|---------|---------------------|---------------------------------------------|
| Conn# | Pin# | Name            | I/O | I/O Type           | Voltage | DS<br>[mA] | PUD     | Group               | Function                                    |
| J4    | 24   | DISP_MIPI_D0_P  | I/O | MIPI               | 1V0     | NA         | NA      | LCD                 | MIPI D0_P                                   |
| J4    | 26   | GND             | NA  | NA                 | 0V0     | NA         | NA      | NA                  | Ground                                      |
| J4    | 28   | DISP_MIPI_D1_N  | I/O | MIPI               | 1V0     | NA         | NA      | LCD                 | MIPI D1_N                                   |
| J4    | 30   | DISP_MIPI_D1_P  | I/O | MIPI               | 1V0     | NA         | NA      | LCD                 | MIPI D1_P                                   |
| J4    | 32   | GND             | NA  | NA                 | 0V0     | NA         | NA      | NA                  | Ground                                      |
| J4    | 34   | DISP_MIPI_CLK_N | I/O | MIPI               | 1V0     | NA         | NA      | LCD                 | MIPI CLK_N                                  |
| J4    | 36   | DISP_MIPI_CLK_P | I/O | MIPI               | 1V0     | NA         | NA      | LCD                 | MIPI CLK_P                                  |
| J4    | 38   | GND             | NA  | NA                 | 0V0     | NA         | NA      | NA                  | Ground                                      |
| J4    | 40   | XMMC2CDN        | I   | В                  | 1V8     | 4          | PUE     | SD CARD             | XMMC2 CDN                                   |
| J4    | 42   | XMMC2CLK        | 0   | В                  | 1V8     | 12         | PUDD    | SD CARD             | XMMC2 CLK                                   |
| J4    | 44   | XMMC2CMD        | 0   | В                  | 1V8     | 12         | PUDD    | SD CARD             | XMMC2 CMD                                   |
| J4    | 46   | XMMC2DATA0      | I   | В                  | 1V8     | 12         | PUE     | SD CARD             | XMMC2 DATA0                                 |
| J4    | 48   | XMMC2DATA1      | I   | В                  | 1V8     | 12         | PUE     | SD CARD             | XMMC2 DATA1                                 |
| J4    | 50   | XMMC2DATA2      | I   | В                  | 1V8     | 12         | PUE     | SD CARD             | XMMC2 DATA2                                 |
| J4    | 52   | XMMC2DATA3      | I   | В                  | 1V8     | 12         | PUE     | SD CARD             | XMMC2 DATA3                                 |
| J4    | 54   | GND             | NA  | NA                 | 0V0     | NA         | NA      | NA                  | Ground                                      |
| J4    | 56   | GPC0_4          | I   | Α                  | 1V8     | 2          | PDE     | LCD                 | ldentification (ID)                         |
| J4    | 58   | AP_NWRESET      | ı   | PROCESS<br>OR/PMIC | 1V8     | NA         | NA      | PMIC                | Warm reset from PMIC (development purposes) |
| J4    | 60   | XGPIO2          | I   | Α                  | 1V8     | 2          | PDE     | ETHERNET CONTROLLER | External chip reset                         |



## **CONNECTOR J5**

Table 3. Connector J5

|                |      |            |     |                           |         | Conne      | ector J5 |                     |                         |
|----------------|------|------------|-----|---------------------------|---------|------------|----------|---------------------|-------------------------|
| Conn#          | Pin# | Name       | I/O | I/O Type                  | Voltage | DS<br>[mA] | PUD      | Group               | Function                |
| J5             | 1    | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| J5             | 3    | EBI_OEn    | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip RDN       |
| J5             | 5    | EBI_Wen    | I   | А                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip WRN       |
| J5             | 7    | EBI_CSn    | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | CS 1 default connect    |
| J5             | 9    | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| J5             | 11   | EBI_ADDR0  | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip EBI_ADDR0 |
| J5             | 13   | EBI_ADDR1  | I   | А                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip EBI_ADDR1 |
| J5             | 15   | EBI_ADDR2  | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip EBI_ADDR2 |
| J5             | 17   | EBI_ADDR3  | I   | А                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip EBI_ADDR3 |
| J5             | 19   | EBI_ADDR4  | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip EBI_ADDR4 |
| J5             | 21   | EBI_ADDR5  | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | External chip EBI_ADDR5 |
| J5             | 23   | EBI_ADDR6  | ı   | Α                         | 1V8     | 2          | PDE      | NA                  | Not used                |
| J5             | 25   | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| J5             | 27   | EBI_DAT0   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 0          |
| J5             | 29   | EBI_DAT1   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 1          |
| J5             | 31   | EBI_DAT2   | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 2          |
| J5             | 33   | EBI_DAT3   | I   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 3          |
| J5             | 35   | EBI DAT4   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 4          |
| <u>-</u><br>J5 | 37   | EBI DAT5   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 5          |
| <br>J5         | 39   | EBI DAT6   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 6          |
| <br>J5         | 41   | EBI_DAT7   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 7          |
| <br>J5         | 43   | EBI DAT8   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 8          |
| <br>J5         | 45   | EBI DAT9   | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 9          |
| <u>-</u><br>J5 | 47   | EBI DAT10  | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 10         |
| <u>-</u><br>J5 | 49   | EBI_DAT11  | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 11         |
| <u>-</u><br>J5 | 51   | EBI DAT12  | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 12         |
| <br>J5         | 53   | EBI_DAT13  | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 13         |
| <br>J5         | 55   | EBI_DAT14  | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 14         |
| <br>J5         | 57   | EBI_DAT15  | ı   | Α                         | 1V8     | 2          | PDE      | ETHERNET CONTROLLER | EBI BUS DATA 15         |
| <br>J5         | 59   | <br>GND    | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| <br>J5         | 2    | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| <u>-</u><br>J5 | 4    | GPM3_1     | ı   | Α                         | 1V8     | 2          | PDE      | TEST POINTS         | Not used                |
| <br>J5         | 6    | <br>GPM3_0 | ı   | Α                         | 1V8     | 2          | PDE      | TEST POINTS         | Not used                |
| <u>-</u><br>J5 | 8    | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| <br>J5         | 10   | XjTCK      | ı   | JTAG                      | 1V8     | NA         | NA       | JTAG                | JTAG CLK                |
| <u>-</u><br>J5 | 12   | XjTDI      | ı   | JTAG                      | 1V8     | NA         | NA       | JTAG                | JTAG TDI                |
| <br>J5         | 14   | XjTDO      | 0   | JTAG                      | 1V8     | NA         | NA       | JTAG                | JTAG TDO                |
| <br>J5         | 16   | XjTMS      | 1   | JTAG                      | 1V8     | NA         | NA       | JTAG                | JTAG TMS                |
| <br>J5         | 18   | XjTRSTn    | ı   | JTAG                      | 1V8     | NA         | NA       | JTAG                | JTAG RSTn               |
| <br>J5         | 20   | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| J5             | 22   | 32768HZ    | 0   | PROCESS<br>OR/PMIC/<br>BT | 1V8     | NA         | NA       | TEST POINTS         | 32 KHz clock            |
| J5             | 24   | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |
| J5             | 26   | DEBUG_RXD  | ı   | Α                         | 1V8     | 2          | PUDD     | DEBUG               | AP debug UART RxD       |
| J5             | 28   | DEBUG_TXD  | ı   | Α                         | 1V8     | 2          | PUDD     | DEBUG               | AP debug UART TxD       |
| <br>J5         | 30   | GND        | NA  | NA                        | 0V0     | NA         | NA       | NA                  | Ground                  |



|       | Connector J5 |           |     |           |         |            |     |             |                  |  |  |  |
|-------|--------------|-----------|-----|-----------|---------|------------|-----|-------------|------------------|--|--|--|
| Conn# | Pin#         | Name      | 1/0 | I/O Type  | Voltage | DS<br>[mA] | PUD | Group       | Function         |  |  |  |
| J5    | 32           | XspiCLK1  | 0   | A/SE      | 1V8     | 2          | PDE | TEST POINTS | SPI CLK          |  |  |  |
| J5    | 34           | XspiCSn1  | 0   | A/SE      | 1V8     | 2          | PDE | TEST POINTS | SPI CSn          |  |  |  |
| J5    | 36           | XspiMISO1 | 0   | A/SE      | 1V8     | 2          | PDE | TEST POINTS | SPI MISO         |  |  |  |
| J5    | 38           | XspiMOSI1 | 0   | A/SE      | 1V8     | 2          | PDE | TEST POINTS | SPI MOSI         |  |  |  |
| J5    | 40           | GND       | NA  | NA        | 0V0     | NA         | NA  | NA          | Ground           |  |  |  |
| J5    | 42           | VLDO18    | NA  | NA        | 2V8     | NA         | NA  | JTAG        | 2.8V/300mA       |  |  |  |
| J5    | 44           | VLDO18    | NA  | NA        | 2V8     | NA         | NA  | JTAG        | 2.8V/300mA       |  |  |  |
| J5    | 46           | ZB_PC2    | 0   | ZIGBEE    | 1V8     | NA         | NA  | JTAG        | JTAG data out    |  |  |  |
| J5    | 48           | ZB_PC0    | 1   | ZIGBEE    | 1V8     | NA         | NA  | JTAG        | JTAG reset       |  |  |  |
| J5    | 50           | ZB_PC3    | 1   | ZIGBEE    | 1V8     | NA         | NA  | JTAG        | JTAG data in     |  |  |  |
| J5    | 52           | ZB_JTCK   | 1   | ZIGBEE    | 1V8     | NA         | NA  | JTAG        | JTAG clock       |  |  |  |
| J5    | 54           | ZB_PC4    | I   | ZIGBEE    | 1V8     | NA         | NA  | JTAG        | JTAG mode select |  |  |  |
| J5    | 56           | ZB_RSTn   | 0   | ZIGBEE/LS | 1V8     | 2          | PDE | JTAG        | JTAG reset       |  |  |  |
| J5    | 58           | ZB_PA4    | 1/0 | ZIGBEE    | 1V8     | NA         | NA  | JTAG        | JTAG GPIO        |  |  |  |
| J5    | 60           | ZB_PA5    | 1/0 | ZIGBEE/LS | 1V8     | NA         | NA  | JTAG        | JTAG GPIO        |  |  |  |



# **ARTIK 520 Module Functional Interfaces**

This section shows the functional interfaces that are available at the connectors. Since some of the functionality is spread over multiple connectors, these tables will help provide better insight into what functionality is located where. The functions provided are related to the development environment used. Depending on your project you can always choose to reprogram some of the GPIOs that are currently assigned to the functional interfaces as described below.

## **USB**

Table 4. USB

|       | USB  |                  |     |          |         |         |     |       |               |  |  |  |  |
|-------|------|------------------|-----|----------|---------|---------|-----|-------|---------------|--|--|--|--|
| Conn# | Pin# | Name             | 1/0 | I/O Type | Voltage | DS [mA] | PUD | Group | Function      |  |  |  |  |
| J3    | 18   | DRD_VBUS_SENSE_0 | - 1 | Α        | 1V8     | 2       | PDE | USB   | Device detect |  |  |  |  |
| J4    | 2    | AP_USB_DM        | 1/0 | USB2.0   | 3V0     | NA      | NA  | USB   | USB DM        |  |  |  |  |
| J4    | 4    | AP_USB_DP        | I/O | USB2.0   | 3V0     | NA      | NA  | USB   | USB DP        |  |  |  |  |
| J4    | 8    | AP_USB_VBUS      | 1/0 | USB2.0   | 3V0     | NA      | NA  | USB   | USB VBUS      |  |  |  |  |
| J4    | 10   | USB_ID           | I   | USB2.0   | 3V0     | NA      | NA  | USB   | ID            |  |  |  |  |

## **AUDIO CODEC**

## Table 5. Audio Codec

|       | Audio Codec |               |     |               |         |         |     |                   |                                       |  |  |  |  |
|-------|-------------|---------------|-----|---------------|---------|---------|-----|-------------------|---------------------------------------|--|--|--|--|
| Conn# | Pin#        | Name          | 1/0 | I/O Type      | Voltage | DS [mA] | PUD | Group             | Function                              |  |  |  |  |
| J3    | 27          | XEINT_27      | I   | Α             | 1V8     | 2       | PDE | AUDIO             | Ear microphone detect                 |  |  |  |  |
| J3    | 53          | XCLKOUT       | 0   | PROCES<br>SOR | 1V8     | NA      | NA  | AUDIO             | Clock                                 |  |  |  |  |
| J3    | 48          | XAudi2s2SDO   | - 1 | Α             | 1V8     | 2       | PDE | AUDIO             | SDO                                   |  |  |  |  |
| J3    | 50          | XAudi2s2SDI   | - 1 | Α             | 1V8     | 2       | PDE | AUDIO             | SDI                                   |  |  |  |  |
| J3    | 52          | XAudi2s2SCLK  | -   | Α             | 1V8     | 2       | PDE | AUDIO             | SCLK                                  |  |  |  |  |
| J3    | 54          | XAudi2s2LRCK  | I   | Α             | 1V8     | 2       | PDE | AUDIO             | LRCLK                                 |  |  |  |  |
| J3    | 56          | XAudi2s2CDCLK | -   | Α             | 1V8     | 2       | PDE | AUDIO             | CDCLK                                 |  |  |  |  |
| J3    | 60          | CODEC_PDN     | I   | А             | 1V8     | 2       | PDE | AUDIO             | AK4953EQ audio codec<br>IC power down |  |  |  |  |
| J4    | 15          | Xi2c1_SCL     | I   | Α             | 1V8     | 2       | PDE | AUDIO/POWER/RESET | I2C SCL                               |  |  |  |  |
| J4    | 17          | Xi2c1_SDA     | I   | Α             | 1V8     | 2       | PDE | AUDIO/POWER/RESET | I2C SDA                               |  |  |  |  |



## **UARTS**

Table 6. UARTS

|       |      |            |     |          |         | UARTS   |      |       |                                               |
|-------|------|------------|-----|----------|---------|---------|------|-------|-----------------------------------------------|
| Conn# | Pin# | Name       | 1/0 | I/O Type | Voltage | DS [mA] | PUD  | Group | Function                                      |
| J3    | 17   | XEINT_18   | _   | Α        | 1V8     | 2       | PUDD | UARTS | SPI-TO-UART IC for SPI bus emulation<br>RESET |
| J3    | 19   | XEINT_20   | _   | Α        | 1V8     | 2       | PUDD | UARTS | SPI-TO-UART IC for SPI bus emulation IRQ      |
| J3    | 43   | XUART_SCLK | _   | Α        | 1V8     | 2       | PDE  | UARTS | SPI-TO-UART IC for SPI bus emulation<br>SCLK  |
| J3    | 45   | XUART_MOSI | _   | Α        | 1V8     | 2       | PDE  | UARTS | SPI-TO-UART IC for SPI bus emulation MOSI     |
| J3    | 47   | XUART_MISO | I   | Α        | 1V8     | 2       | PDE  | UARTS | SPI-TO-UART IC for SPI bus emulation<br>MISO  |
| J3    | 49   | XUART_CS   | Ī   | Α        | 1V8     | 2       | PDE  | UARTS | SPI-TO-UART IC for SPI bus emulation CS       |

## CAMERA

Table 7. Camera

|       | Camera |             |     |          |         |         |      |        |                  |  |  |  |  |
|-------|--------|-------------|-----|----------|---------|---------|------|--------|------------------|--|--|--|--|
| Conn# | Pin#   | Name        | 1/0 | I/O Type | Voltage | DS [mA] | PUD  | Group  | Function         |  |  |  |  |
| J3    | 41     | XEINT_22    | I   | Α        | 1V8     | 2       | PUDD | CAMERA | 27MHz osc enable |  |  |  |  |
| J3    | 59     | VTCAM_PDN   | I   | Α        | 1V8     | 2       | PDE  | CAMERA | Power down       |  |  |  |  |
| J4    | 19     | VTCAM_RESET | 0   | Α        | 1V8     | 2       | PDE  | CAMERA | RESET Camera     |  |  |  |  |
| J4    | 21     | XISP2_SCL0  |     | Α        | 1V8     | 2       | PDE  | CAMERA | I2C SCL          |  |  |  |  |
| J4    | 23     | XISP2_SDA0  | I   | Α        | 1V8     | 2       | PDE  | CAMERA | I2C SDA          |  |  |  |  |
| J4    | 27     | VTCAM_D0_N  | I/O | MIPI     | 1V0     | NA      | NA   | CAMERA | MIPI D0_N        |  |  |  |  |
| J4    | 29     | VTCAM_D0_P  | I/O | MIPI     | 1V0     | NA      | NA   | CAMERA | MIPI D0_P        |  |  |  |  |
| J4    | 33     | VTCAM_D1_N  | 1/0 | MIPI     | 1V0     | NA      | NA   | CAMERA | MIPI D1_N        |  |  |  |  |
| J4    | 35     | VTCAM_D1_P  | 1/0 | MIPI     | 1V0     | NA      | NA   | CAMERA | MIPI D1_P        |  |  |  |  |
| J4    | 39     | VTCAM_CLK_N | 1/0 | MIPI     | 1V0     | NA      | NA   | CAMERA | MIPI CLK_N       |  |  |  |  |
| J4    | 41     | VTCAM_CLK_P | 1/0 | MIPI     | 1V0     | NA      | NA   | CAMERA | MIPI CLK_P       |  |  |  |  |

## SD CARD

Table 8. SD Card

|       | SD Card |            |     |          |         |         |      |         |             |  |  |  |  |
|-------|---------|------------|-----|----------|---------|---------|------|---------|-------------|--|--|--|--|
| Conn# | Pin#    | Name       | 1/0 | I/O Type | Voltage | DS [mA] | PUD  | Group   | Function    |  |  |  |  |
| J4    | 40      | XMMC2CDN   | -   | В        | 1V8     | 4       | PUE  | SD CARD | XMMC2 CDN   |  |  |  |  |
| J4    | 42      | XMMC2CLK   | 0   | В        | 1V8     | 12      | PUDD | SD CARD | XMMC2 CLK   |  |  |  |  |
| J4    | 44      | XMMC2CMD   | 0   | В        | 1V8     | 12      | PUDD | SD CARD | XMMC2 CMD   |  |  |  |  |
| J4    | 46      | XMMC2DATA0 | - 1 | В        | 1V8     | 12      | PUE  | SD CARD | XMMC2 DATA0 |  |  |  |  |
| J4    | 48      | XMMC2DATA1 | - 1 | В        | 1V8     | 12      | PUE  | SD CARD | XMMC2 DATA1 |  |  |  |  |
| J4    | 50      | XMMC2DATA2 | I   | В        | 1V8     | 12      | PUE  | SD CARD | XMMC2 DATA2 |  |  |  |  |
| J4    | 52      | XMMC2DATA3 | I   | В        | 1V8     | 12      | PUE  | SD CARD | XMMC2 DATA3 |  |  |  |  |



## Power/Reset

Table 9. Power/Reset

|       | Power/Reset |                       |     |                    |         |         |      |                              |                         |  |  |  |
|-------|-------------|-----------------------|-----|--------------------|---------|---------|------|------------------------------|-------------------------|--|--|--|
| Conn# | Pin#        | Name                  | I/O | I/O Type           | Voltage | DS [mA] | PUD  | Group                        | Function                |  |  |  |
| J3    | 15          | XEINT_17              | ı   | Α                  | 1V8     | 2       | PUDD | POWER/RESET                  | Charge status interrupt |  |  |  |
| J3    | 23          | XEINT_24              | I   | Α                  | 1V8     | 2       | PDE  | POWER/RESET                  | Turn device on          |  |  |  |
| J3    | 25          | XEINT_25              | I   | Α                  | 1V8     | 2       | PDE  | POWER/RESET                  | Fuel gauge interrupt    |  |  |  |
| J3    | 31          | V_ADP_SENSE           | I   | A/SE               | 1V8     | 2       | PDE  | POWER/RESET                  | AC Power detect         |  |  |  |
| J3    | 35          | XOM2                  | I   | NA                 | 1V8     | NA      | NA   | POWER/RESET                  | SD/MMC or eMMC boot     |  |  |  |
| J3    | 37          | XOM3                  | I   | NA                 | 1V8     | NA      | NA   | POWER/RESET                  | SD/MMC or eMMC boot     |  |  |  |
| J3    | 10          | PWR_KEY               | I   | PMIC               | NA      | NA      | NA   | POWER/RESET                  | PMIC power on key       |  |  |  |
| J3    | 34          | XGPIO17/XT_INT16<br>3 | 1   | А                  | 1V8     | 2       | PDE  | POWER/RESET                  | External IC interrupt   |  |  |  |
| J4    | 49          | COIN_BAT              | NA  | PMIC               | 3V0     | NA      | NA   | POWER/RESET                  | Backup battery          |  |  |  |
| J4    | 51          | AP_NRESET             | 1   | PROCESSOR/<br>PMIC | 1V8     | NA      | NA   | POWER/RESET/<br>ARDUINO/JTAG | ARTIK 520 Module reset  |  |  |  |

## LCD

Table 10. LCD

|       | LCD  |                 |     |          |         |         |      |       |                     |  |  |  |  |
|-------|------|-----------------|-----|----------|---------|---------|------|-------|---------------------|--|--|--|--|
| Conn# | Pin# | Name            | 1/0 | I/O Type | Voltage | DS [mA] | PUD  | Group | Function            |  |  |  |  |
| J3    | 21   | XEINT_21        | 0   | Α        | 1V8     | 2       | PUDD | LCD   | Backlight enable    |  |  |  |  |
| J4    | 9    | PSR_TE          | I   | Α        | 1V8     | 2       | PDE  | LCD   | CLK                 |  |  |  |  |
| J4    | 57   | LCD_RST         | 0   | Α        | 1V8     | 2       | PDE  | LCD   | Reset               |  |  |  |  |
| J4    | 22   | DISP_MIPI_D0_N  | I/O | MIPI     | 1V0     | NA      | NA   | LCD   | MIPI D0_N           |  |  |  |  |
| J4    | 24   | DISP_MIPI_D0_P  | I/O | MIPI     | 1V0     | NA      | NA   | LCD   | MIPI D0_P           |  |  |  |  |
| J4    | 28   | DISP_MIPI_D1_N  | I/O | MIPI     | 1V0     | NA      | NA   | LCD   | MIPI D1_N           |  |  |  |  |
| J4    | 30   | DISP_MIPI_D1_P  | 1/0 | MIPI     | 1V0     | NA      | NA   | LCD   | MIPI D1_P           |  |  |  |  |
| J4    | 34   | DISP_MIPI_CLK_N | I/O | MIPI     | 1V0     | NA      | NA   | LCD   | MIPI CLK_N          |  |  |  |  |
| J4    | 36   | DISP_MIPI_CLK_P | 1/0 | MIPI     | 1V0     | NA      | NA   | LCD   | MIPI CLK_P          |  |  |  |  |
| J4    | 56   | GPC0_4          | I   | Α        | 1V8     | 2       | PDE  | LCD   | Identification (ID) |  |  |  |  |



## ETHERNET CONTROLLER

Table 11. Ethernet Controller

|       | Ethernet Controller |           |     |          |         |         |          |                            |                                    |  |  |  |  |
|-------|---------------------|-----------|-----|----------|---------|---------|----------|----------------------------|------------------------------------|--|--|--|--|
| Conn# | Pin#                | Name      | 1/0 | I/O Type | Voltage | DS [mA] | PUD      | Group                      | Function                           |  |  |  |  |
| J3    | 9                   | XGPIO15   | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip GPIO1                |  |  |  |  |
| J3    | 13                  | XEINT_16  | -   | А        | 1V8     | 2       | PUD<br>D | ETHERNET CONTROLLER        | External chip IRQ                  |  |  |  |  |
| J3    | 29                  | XEINT_28  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip CS                   |  |  |  |  |
| J3    | 57                  | XEINT_9   | -   | А        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | General purpose<br>interrupt or IO |  |  |  |  |
| J4    | 1                   | XspiCLK0  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER/SIGFOX | SPI CLK                            |  |  |  |  |
| J4    | 3                   | XspiCSn0  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER/SIGFOX | SPI CSn                            |  |  |  |  |
| J4    | 5                   | XspiMISO0 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER/SIGFOX | SPI MISO                           |  |  |  |  |
| J4    | 7                   | XspiMOSI0 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER/SIGFOX | SPI MOSI                           |  |  |  |  |
| J4    | 59                  | XGPIO3    | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External Chip GPIO0                |  |  |  |  |
| J4    | 60                  | XGPIO2    | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip reset                |  |  |  |  |
| J5    | 3                   | EBI_OEn   | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip RDN                  |  |  |  |  |
| J5    | 5                   | EBI_Wen   | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip WRN                  |  |  |  |  |
| J5    | 7                   | EBI_CSn   | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | CS 1 default connect               |  |  |  |  |
| J5    | 11                  | EBI_ADDR0 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip EBI_ADDR0            |  |  |  |  |
| J5    | 13                  | EBI_ADDR1 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip EBI_ADDR1            |  |  |  |  |
| J5    | 15                  | EBI_ADDR2 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip EBI_ADDR2            |  |  |  |  |
| J5    | 17                  | EBI_ADDR3 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip EBI_ADDR3            |  |  |  |  |
| J5    | 19                  | EBI_ADDR4 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip EBI_ADDR4            |  |  |  |  |
| J5    | 21                  | EBI_ADDR5 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | External chip EBI_ADDR5            |  |  |  |  |
| J5    | 27                  | EBI_DAT0  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 0                     |  |  |  |  |
| J5    | 29                  | EBI_DAT1  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 1                     |  |  |  |  |
| J5    | 31                  | EBI_DAT2  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 2                     |  |  |  |  |
| J5    | 33                  | EBI_DAT3  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 3                     |  |  |  |  |
| J5    | 35                  | EBI_DAT4  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 4                     |  |  |  |  |
| J5    | 37                  | EBI_DAT5  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 5                     |  |  |  |  |
| J5    | 39                  | EBI_DAT6  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 6                     |  |  |  |  |
| J5    | 41                  | EBI_DAT7  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 7                     |  |  |  |  |
| J5    | 43                  | EBI_DAT8  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 8                     |  |  |  |  |
| J5    | 45                  | EBI_DAT9  | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 9                     |  |  |  |  |
| J5    | 47                  | EBI_DAT10 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 10                    |  |  |  |  |
| J5    | 49                  | EBI_DAT11 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 11                    |  |  |  |  |
| J5    | 51                  | EBI_DAT12 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 12                    |  |  |  |  |
| J5    | 53                  | EBI_DAT13 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 13                    |  |  |  |  |
| J5    | 55                  | EBI_DAT14 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 14                    |  |  |  |  |
| J5    | 57                  | EBI_DAT15 | I   | Α        | 1V8     | 2       | PDE      | ETHERNET CONTROLLER        | EBI BUS DATA 15                    |  |  |  |  |



## **A**RDUINO

Table 12. Arduino

|       |      |           |     |          |         | Ardui | no       |         |                                        |
|-------|------|-----------|-----|----------|---------|-------|----------|---------|----------------------------------------|
| Conn# | Pin# | Name      | 1/0 | I/O Type | Voltage | DS    | PUD      | Group   | Function                               |
| J3    | 11   | XEINT_14  | I   | Α        | 1V8     | 2     | PUE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 12   | XEINT_13  | 1   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 16   | XEINT_8   | I   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 20   | XEINT_6   | -   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 22   | XEINT_5   | 1   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 24   | XEINT_4   | 1   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 26   | XEINT_3   | 1   | Α        | 1V8     | 2     | PUE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 28   | XEINT_2   | 1   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 30   | XEINT_1   | I   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 32   | XEINT_0   | 1   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO        |
| J3    | 38   | Xu3_RXD   | I   | А        | 1V8     | 2     | PUD<br>D | ARDUINO | RxD                                    |
| J3    | 40   | Xu3_TXD   | ı   | Α        | 1V8     | 2     | PUD<br>D | ARDUINO | TxD                                    |
| J3    | 44   | Xadc0AIN0 | I   | ADC      | 1V8     | NA    | NA       | ARDUINO | Input 0                                |
| J3    | 46   | Xadc0AIN1 | I   | ADC      | 1V8     | NA    | NA       | ARDUINO | Input 1                                |
| J4    | 11   | Xi2c7_SDA | - 1 | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose I2C SDA                |
| J4    | 13   | Xi2c7_SCL | I   | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose I2C SCL                |
| J4    | 45   | Xpwmo_1   | - 1 | Α        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO or PWM |
| J4    | 47   | Xpwmo_0   | I   | А        | 1V8     | 2     | PDE      | ARDUINO | General purpose interrupt or IO or PWM |

## **TEST POINTS**

Table 13. Test Points

|       | Test Points |           |     |                   |         |         |      |             |              |  |  |  |
|-------|-------------|-----------|-----|-------------------|---------|---------|------|-------------|--------------|--|--|--|
| Conn# | Pin#        | Name      | I/O | I/O Type          | Voltage | DS [mA] | PUD  | Group       | Function     |  |  |  |
| J4    | 53          | Xi2c3_SCL | - 1 | Α                 | 1V8     | 2       | PUDD | TEST POINTS | I2C SCL      |  |  |  |
| J4    | 55          | Xi2c3_SDA | - 1 | Α                 | 1V8     | 2       | PUDD | TEST POINTS | I2C SDA      |  |  |  |
| J5    | 4           | GPM3_1    | - 1 | Α                 | 1V8     | 2       | PDE  | TEST POINTS | Not used     |  |  |  |
| J5    | 6           | GPM3_0    | - 1 | Α                 | 1V8     | 2       | PDE  | TEST POINTS | Not used     |  |  |  |
| J5    | 22          | 32768HZ   | 0   | PROCESSOR/PMIC/BT | 1V8     | NA      | NA   | TEST POINTS | 32 KHz clock |  |  |  |
| J5    | 32          | XspiCLK1  | 0   | A/SE              | 1V8     | 2       | PDE  | TEST POINTS | SPI CLK      |  |  |  |
| J5    | 34          | XspiCSn1  | 0   | A/SE              | 1V8     | 2       | PDE  | TEST POINTS | SPI CSn      |  |  |  |
| J5    | 36          | XspiMISO1 | 0   | A/SE              | 1V8     | 2       | PDE  | TEST POINTS | SPI MISO     |  |  |  |
| J5    | 38          | XspiMOSI1 | 0   | A/SE              | 1V8     | 2       | PDE  | TEST POINTS | SPI MOSI     |  |  |  |



## SigFox

Table 14. SigFox

|       | SigFox |          |     |          |         |         |     |        |                                      |  |  |  |  |  |
|-------|--------|----------|-----|----------|---------|---------|-----|--------|--------------------------------------|--|--|--|--|--|
| Conn# | Pin#   | Name     | 1/0 | I/O Type | Voltage | DS [mA] | PUD | Group  | Function                             |  |  |  |  |  |
| J3    | 14     | XEINT_12 | ı   | Α        | 1V8     | 2       | PDE | SIGFOX | Low power wireless transmitter reset |  |  |  |  |  |
| J4    | 12     | GPM4_4   | ı   | Α        | 1V8     | 2       | PDE | SIGFOX | ATA8520 SPI bus emulation            |  |  |  |  |  |
| J4    | 14     | GPM4_5   | I   | Α        | 1V8     | 2       | PDE | SIGFOX | ATA8520 SPI bus emulation            |  |  |  |  |  |
| J4    | 16     | GPM4_6   | I   | Α        | 1V8     | 2       | PDE | SIGFOX | ATA8520 SPI bus emulation            |  |  |  |  |  |
| J4    | 18     | GPM4_7   | I   | Α        | 1V8     | 2       | PDE | SIGFOX | ATA8520 SPI bus emulation            |  |  |  |  |  |

## **D**EBUG

## Table 15. Debug

|       | Debug |           |     |           |         |         |      |       |                   |  |  |  |  |  |
|-------|-------|-----------|-----|-----------|---------|---------|------|-------|-------------------|--|--|--|--|--|
| Conn# | Pin#  | Name      | 1/0 | I/O Type  | Voltage | DS [mA] | PUD  | Group | Function          |  |  |  |  |  |
| J5    | 10    | XjTCK     | Ι   | JTAG      | 1V8     | NA      | NA   | DEBUG | JTAG CLK          |  |  |  |  |  |
| J5    | 12    | XjTDI     | Ι   | JTAG      | 1V8     | NA      | NA   | DEBUG | JTAG TDI          |  |  |  |  |  |
| J5    | 14    | XjTDO     | 0   | JTAG      | 1V8     | NA      | NA   | DEBUG | JTAG TDO          |  |  |  |  |  |
| J5    | 16    | XjTMS     | _   | JTAG      | 1V8     | NA      | NA   | DEBUG | JTAG TMS          |  |  |  |  |  |
| J5    | 18    | XjTRSTn   | _   | JTAG      | 1V8     | NA      | NA   | DEBUG | JTAG RSTn         |  |  |  |  |  |
| J5    | 26    | DEBUG_RXD | Ι   | Α         | 1V8     | 2       | PUDD | DEBUG | AP debug UART RxD |  |  |  |  |  |
| J5    | 28    | DEBUG_TXD | Ι   | Α         | 1V8     | 2       | PUDD | DEBUG | AP debug UART TxD |  |  |  |  |  |
| J5    | 42    | VLDO18    | NA  | NA        | 2V8     | NA      | NA   | DEBUG | 2.8V/300mA        |  |  |  |  |  |
| J5    | 44    | VLDO18    | NA  | NA        | 2V8     | NA      | NA   | DEBUG | 2.8V/300mA        |  |  |  |  |  |
| J5    | 46    | ZB_PC2    | 0   | ZIGBEE    | 1V8     | NA      | NA   | DEBUG | JTAG data out     |  |  |  |  |  |
| J5    | 48    | ZB_PC0    | - 1 | ZIGBEE    | 1V8     | NA      | NA   | DEBUG | JTAG reset        |  |  |  |  |  |
| J5    | 50    | ZB_PC3    | - 1 | ZIGBEE    | 1V8     | NA      | NA   | DEBUG | JTAG data in      |  |  |  |  |  |
| J5    | 52    | ZB_JTCK   | _   | ZIGBEE    | 1V8     | NA      | NA   | DEBUG | JTAG clock        |  |  |  |  |  |
| J5    | 54    | ZB_PC4    | I   | ZIGBEE    | 1V8     | NA      | NA   | DEBUG | JTAG mode select  |  |  |  |  |  |
| J5    | 56    | ZB_RSTn   | 0   | ZIGBEE/LS | 1V8     | 2       | PDE  | DEBUG | JTAG reset        |  |  |  |  |  |
| J5    | 58    | ZB_PA4    | I/O | ZIGBEE    | 1V8     | NA      | NA   | DEBUG | JTAG GPIO         |  |  |  |  |  |
| J5    | 60    | ZB_PA5    | I/O | ZIGBEE/LS | 1V8     | NA      | NA   | DEBUG | JTAG GPIO         |  |  |  |  |  |



# **ARTIK 520 Module GPIO ALTERNATE FUNCTIONS**

The Type A and Type B GPIOs as indicated in the connector tables have alternate functions that can be programmed using the GPIO API provided in the SW development environment. The tables below provide the alternate functions of all Type A and Type B GPIOs that are available on the edge connectors that are not connected to other components on the ARTIK 520 Module.

Table 16. Type A GPIO Alternate Functions Connector J3

| Connector J3 Type A GPIO |           |      |                       |                 |     |    |                |               |           |              |          |              |
|--------------------------|-----------|------|-----------------------|-----------------|-----|----|----------------|---------------|-----------|--------------|----------|--------------|
| IO<br>Group              | Conn<br># | Pin# | Name                  | Defaul<br>t I/O | F1  | F2 | F3             | F4            | F5        | F6           | F7       | F8           |
| (gpe1-7)                 | J3        | 9    | XGPIO15               | I               | -   | 0  | Reserved       | Reserved      | Reserved  | Reserved     | Reserved | Reserved     |
| (gpx1-6)                 | J3        | 11   | XEINT_14              | I               | 1   | 0  | WAKEUP_INT1[6] | KP_COL[6]     | Reserved  | ALV_DBG[10]  | Reserved | EXT_INT41[6] |
| (gpx2-0)                 | J3        | 13   | XEINT_16              | I               | -   | 0  | WAKEUP_INT2[0] | KP_ROW[0]     | Reserved  | ALV_DBG[12]  | Reserved | EXT_INT42[0] |
| (gpx2-1)                 | J3        | 15   | XEINT_17              | 1               | ı   | 0  | WAKEUP_INT2[1] | KP_ROW[1]     | Reserved  | ALV_DBG[13]  | Reserved | EXT_INT42[1] |
| (gpx2-2)                 | J3        | 17   | XEINT_18              | 1               | - 1 | 0  | WAKEUP_INT2[2] | KP_ROW[2]     | Reserved  | ALV_DBG[14]  | Reserved | EXT_INT42[2] |
| (gpx2-4)                 | J3        | 19   | XEINT_20              | 1               | ı   | 0  | WAKEUP_INT2[4] | KP_ROW[4]     | Reserved  | ALV_DBG[16]  | Reserved | EXT_INT42[4] |
| (gpx2-5)                 | J3        | 21   | XEINT_21              | 0               | ı   | 0  | WAKEUP_INT2[5] | KP_ROW[5]     | Reserved  | ALV_DBG[17]  | Reserved | EXT_INT42[5] |
| (gpx3-0)                 | J3        | 23   | XEINT_24              | 1               | ı   | 0  | WAKEUP_INT3[0] | KP_ROW[8]     | Reserved  | ALV_DBG[20]  | Reserved | EXT_INT43[0] |
| (gpx3-1)                 | J3        | 25   | XEINT_25              | 1               | - 1 | 0  | WAKEUP_INT3[1] | KP_ROW[9]     | Reserved  | ALV_DBG[21]  | Reserved | EXT_INT43[1] |
| (gpx3-3)                 | J3        | 27   | XEINT_27              | - 1             | ı   | 0  | WAKEUP_INT3[3] | KP_ROW[11]    | Reserved  | ALV_DBG[23]  | Reserved | EXT_INT43[3] |
| (gpx3-4)                 | J3        | 29   | XEINT_28              | 1               | ı   | 0  | WAKEUP_INT3[4] | KP_ROW[12]    | Reserved  | ALV_DBG[24]  | Reserved | EXT_INT43[4] |
| (gpe0-6)                 | J3        | 39   | XGPIO6                | 1               | ı   | 0  | Reserved       | Reserved      | Reserved  | Reserved     | Reserved | Reserved     |
| (gpx2-6)                 | J3        | 41   | XEINT_22              | 1               | - 1 | 0  | WAKEUP_INT2[6] | KP_ROW[6]     | Reserved  | ALV_DBG[18]  | Reserved | EXT_INT42[6] |
| (gpm3-4)                 | J3        | 43   | XUART_SCLK            | 1               | ı   | 0  | CAM_GPIO[6]    | nRTS_UART_ISP | Reserved  | Reserved     | Reserved | EXT_INT11[4] |
| (gpm3-5)                 | J3        | 45   | XUART_MOSI            | - 1             | 1   | 0  | CAM_GPIO[7]    | TXD_UART_ISP  | Reserved  | Reserved     | Reserved | EXT_INT11[5] |
| (gpm3-6)                 | J3        | 47   | XUART_MISO            | I               | 1   | 0  | CAM_GPIO[8]    | nCTS_UART_ISP | Reserved  | Reserved     | Reserved | EXT_INT11[6] |
| (gpm3-7)                 | J3        | 49   | XUART_CS              | - 1             | 1   | 0  | CAM_GPIO[9]    | RXD_UART_ISP  | Reserved  | Reserved     | Reserved | EXT_INT11[7] |
| (gpx1-1)                 | J3        | 57   | XEINT_9               | I               | ı   | 0  | WAKEUP_INT1[1] | KP_COL[1]     | Reserved  | ALV_DBG[5]   | Reserved | EXT_INT41[1] |
| (gpm0-2)                 | J3        | 59   | VTCAM_PDN             | I               | -   | 0  | CAM_BAY_RGB[1] | CAM_B_DATA[1] | Reserved  | TraceData[1] | Reserved | EXT_INT8[2]  |
| (gpx1-5)                 | J3        | 12   | XEINT_13              | I               | 1   | 0  | WAKEUP_INT1[5] | KP_COL[5]     | Reserved  | ALV_DBG[9]   | Reserved | EXT_INT41[5] |
| (gpx1-4)                 | J3        | 14   | XEINT_12              | - 1             | 1   | 0  | WAKEUP_INT1[4] | KP_COL[4]     | Reserved  | ALV_DBG[8]   | Reserved | EXT_INT41[4] |
| (gpx1-0)                 | J3        | 16   | XEINT_8               | I               | ı   | 0  | WAKEUP_INT1[0] | KP_COL[0]     | Reserved  | ALV_DBG[4]   | Reserved | EXT_INT41[0] |
| (gpx0-7)                 | J3        | 18   | DRD_VBUS_S<br>ENSE_0  | I               | 1   | 0  | WAKEUP_INT0[7] | Reserved      | Reserved  | ALV_DBG[3]   | Reserved | EXT_INT40[7] |
| (gpx0-6)                 | J3        | 20   | XEINT_6               | _               | -   | 0  | WAKEUP_INT0[6] | Reserved      | Reserved  | ALV_DBG[2]   | Reserved | EXT_INT40[6] |
| (gpx0-5)                 | J3        | 22   | XEINT_5               |                 | ı   | 0  | WAKEUP_INT0[5] | Reserved      | Reserved  | ALV_DBG[1]   | Reserved | EXT_INT40[5] |
| (gpx0-4)                 | J3        | 24   | XEINT_4               | EINT            | - 1 | 0  | WAKEUP_INT0[4] | Reserved      | Reserved  | ALV_DBG[0]   | Reserved | EXT_INT40[4] |
| (gpx0-3)                 | J3        | 26   | XEINT_3               |                 | -   | 0  | WAKEUP_INT0[3] | Reserved      | Reserved  | Reserved     | Reserved | EXT_INT40[3] |
| (gpx0-2)                 | J3        | 28   | XEINT_2               | 1               | - 1 | 0  | WAKEUP_INT0[2] | Reserved      | Reserved  | Reserved     | Reserved | EXT_INT40[2] |
| (gpx0-1)                 | J3        | 30   | XEINT_1               |                 | -   | 0  | WAKEUP_INT0[1] | Reserved      | Reserved  | Reserved     | Reserved | EXT_INT40[1] |
| (gpx0-0)                 | J3        | 32   | XEINT_0               | I               | -   | 0  | WAKEUP_INT0[0] | Reserved      | Reserved  | Reserved     | Reserved | EXT_INT40[0] |
| (gpx1-3)                 | J3        | 34   | XGPIO17/XT_I<br>NT163 | -               | _   | 0  | WAKEUP_INT1[3] | KP_COL[3]     | Reserved  | ALV_DBG[7]   | Reserved | EXT_INT41[3] |
| (gpa1-4)                 | J3        | 38   | Xu3_RXD               | UART_3_<br>RXD  | I   | 0  | UART_3_RXD     | Reserved      | Reserved  | Reserved     | Reserved | EXT_INT2[4]  |
| (gpa1-5)                 | J3        | 40   | Xu3_TXD               | UART_3_<br>TXD  | _   | 0  | UART_3_TXD     | Reserved      | Reserved  | Reserved     | Reserved | EXT_INT2[5]  |
| (gpc1-4)                 | J3        | 48   | XAudi2s2SDO           | I               | ı   | 0  | 12S_2_SDO      | PCM_2_SOUT    | I2C_6_SCL | Reserved     | Reserved | EXT_INT5[4]  |
| (gpc1-3)                 | J3        | 50   | XAudi2s2SDI           | - 1             | ı   | 0  | I2S_2_SDI      | PCM_2_SIN     | I2C_6_SDA | Reserved     | Reserved | EXT_INT5[3]  |
| (gpc1-0)                 | J3        | 52   | XAudi2s2SCL<br>K      | -               | _   | 0  | I2S_2_SCLK     | PCM_2_SCLK    | Reserved  | Reserved     | Reserved | EXT_INT5[0]  |
| (gpc1-2)                 | J3        | 54   | XAudi2s2LRC<br>K      | I               | -   | 0  | I2S_2_LRCK     | PCM_2_FSYNC   | Reserved  | Reserved     | Reserved | EXT_INT5[2]  |
| (gpc1-1)                 | J3        | 56   | XAudi2s2CDC<br>LK     | I               | 1   | 0  | I2S_2_CDCLK    | PCM_2_EXTCLK  | Reserved  | Reserved     | Reserved | EXT_INT5[1]  |
| (gpc0-3)                 | J3        | 60   | CODEC_PDN             | 1               |     | 0  | Reserved       | Reserved      | Reserved  | Reserved     | Reserved | EXT_INT4[3]  |



Table 17. Type A GPIO Alternate Functions Connector J4

|             | Connector J4 Type A GPIO |          |             |             |    |    |              |               |               |          |          |              |  |  |
|-------------|--------------------------|----------|-------------|-------------|----|----|--------------|---------------|---------------|----------|----------|--------------|--|--|
| IO<br>Group | Conn<br>#                | Pin<br># | Name        | Default I/O | F1 | F2 | F3           | F4            | F5            | F6       | F7       | F8           |  |  |
| (gpb-0)     | J4                       | 1        | XspiCLK0    | I           | ı  | 0  | SPI_0_CLK    | I2C_4_SDA     | Reserved      | Reserved | Reserved | EXT_INT3[0]  |  |  |
| (gpb-1)     | J4                       | 3        | XspiCSn0    | I           | 1  | 0  | SPI_0_nSS    | I2C_4_SCL     | Reserved      | Reserved | Reserved | EXT_INT3[1]  |  |  |
| (gpb-2)     | J4                       | 5        | XspiMISO0   | I           | 1  | 0  | SPI_0_MISO   | I2C_5_SDA     | Reserved      | Reserved | Reserved | EXT_INT3[2]  |  |  |
| (gpb-3)     | J4                       | 7        | XspiMOSI0   | I           | ı  | 0  | SPI_0_MOSI   | I2C_5_SCL     | Reserved      | Reserved | Reserved | EXT_INT3[3]  |  |  |
| (gpm0-0)    | J4                       | 9        | PSR_TE      | 1           | -  | 0  | CAM_BAY_PCLK | CAM_B_PCLK    | Reserved      | TraceClk | Reserved | EXT_INT8[0]  |  |  |
| (gpd0-2)    | J4                       | 11       | Xi2c7_SDA   | I           | _  | 0  | TOUT_2       | I2C_7_SDA     | Reserved      | Reserved | Reserved | EXT_INT6[2]  |  |  |
| (gpd0-3)    | J4                       | 13       | Xi2c7_SCL   | 1           | -  | 0  | TOUT_3       | I2C_7_SCL     | Reserved      | Reserved | Reserved | EXT_INT6[3]  |  |  |
| (gpd1-3)    | J4                       | 15       | Xi2c1_SCL   | I           | _  | 0  | I2C_1_SCL    | Reserved      | Reserved      | Reserved | Reserved | EXT_INT7[3]  |  |  |
| (gpd1-2)    | J4                       | 17       | Xi2c1_SDA   | I           | _  | 0  | I2C_1_SDA    | Reserved      | Reserved      | Reserved | Reserved | EXT_INT7[2]  |  |  |
| (gpm3-2)    | J4                       | 19       | VTCAM_RESET | 0           | _  | 0  | CAM_GPIO[4]  | MPWM5_OUT_ISP | CAM_SPI1_MISO | Reserved | Reserved | EXT_INT11[2] |  |  |
| (gpm4-0)    | J4                       | 21       | XISP2_SCL0  | I           | ı  | 0  | CAM_I2C0_SCL | CAM_GPIO[10]  | Reserved      | Reserved | Reserved | EXT_INT12[0] |  |  |
| (gpm4-1)    | J4                       | 23       | XISP2_SDA0  | I           | ı  | 0  | CAM_I2C0_SDA | CAM_GPIO[11]  | Reserved      | Reserved | Reserved | EXT_INT12[1] |  |  |
| (gpd0-1)    | J4                       | 45       | Xpwmo_1     | I           | ı  | 0  | TOUT_1       | Reserved      | Reserved      | Reserved | Reserved | EXT_INT6[1]  |  |  |
| (gpd0-0)    | J4                       | 47       | Xpwmo_0     | 1           | -  | 0  | TOUT_0       | Reserved      | Reserved      | Reserved | Reserved | EXT_INT6[0]  |  |  |
| (gpa1-3)    | J4                       | 53       | Xi2c3_SCL   | UART_2_RTSn | ı  | 0  | UART_2_RTSn  | I2C_3_SCL     | Reserved      | Reserved | Reserved | EXT_INT2[3]  |  |  |
| (gpa1-2)    | J4                       | 55       | Xi2c3_SDA   | UART_2_CTSn | -  | 0  | UART_2_CTSn  | I2C_3_SDA     | Reserved      | Reserved | Reserved | EXT_INT2[2]  |  |  |
| (gpe2-1)    | J4                       | 57       | LCD_RST     | 0           | ı  | 0  | Reserved     | Reserved      | Reserved      | Reserved | Reserved | Reserved     |  |  |
| (gpe0-3)    | J4                       | 59       | XGPIO3      | 1           | -  | 0  | Reserved     | Reserved      | Reserved      | Reserved | Reserved | Reserved     |  |  |
| (gpm4-4)    | J4                       | 12       | GPM4_4      | I           | ı  | 0  | CAM_SPI_CLK  | CAM_GPIO[14]  | Reserved      | Reserved | Reserved | EXT_INT12[4] |  |  |
| (gpm4-5)    | J4                       | 14       | GPM4_5      | I           | -  | 0  | CAM_SPI_nSS  | CAM_GPIO[15]  | Reserved      | Reserved | Reserved | EXT_INT12[5] |  |  |
| (gpm4-6)    | J4                       | 16       | GPM4_6      | I           | _  | 0  | CAM_SPI_MISO | CAM_GPIO[16]  | Reserved      | Reserved | Reserved | EXT_INT12[6] |  |  |
| (gpm4-7)    | J4                       | 18       | GPM4_7      | I           | Ι  | 0  | CAM_SPI_MOSI | CAM_GPIO[17]  | Reserved      | Reserved | Reserved | EXT_INT12[7] |  |  |
| (gpc0-4)    | J4                       | 56       | GPC0_4      | I           | I  | 0  | Reserved     | Reserved      | Reserved      | Reserved | Reserved | EXT_INT4[4]  |  |  |
| (gpe0-2)    | J4                       | 60       | XGPIO2      | I           | ı  | 0  | Reserved     | Reserved      | Reserved      | Reserved | Reserved | Reserved     |  |  |

Table 18. Type B GPIO Alternate Functions Connector J4

|             | Connector J4 Type B GPIO |          |            |                |    |    |    |          |          |          |          |          |  |  |
|-------------|--------------------------|----------|------------|----------------|----|----|----|----------|----------|----------|----------|----------|--|--|
| IO<br>Group | Conn<br>#                | Pin<br># | Name       | Default<br>I/O | F1 | F2 | F3 | F4       | F5       | F6       | F7       | F8       |  |  |
| (gpk2-2)    | J4                       | 40       | XMMC2CDN   |                |    | 1  | 0  | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| (gpk2-0)    | J4                       | 42       | XMMC2CLK   | 0              |    | I  | 0  | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| (gpk2-1)    | J4                       | 44       | XMMC2CMD   | 0              |    | 1  | 0  | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| (gpk2-3)    | J4                       | 46       | XMMC2DATA0 | 1              |    | 1  | 0  | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| (gpk2-4)    | J4                       | 48       | XMMC2DATA1 | 1              |    | 1  | 0  | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| (gpk2-5)    | J4                       | 50       | XMMC2DATA2 | I              |    | Ι  | 0  | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| (gpk2-6)    | J4                       | 52       | XMMC2DATA3 | I              |    | I  | 0  | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |



Table 19. Type A GPIO Alternate Functions Connector J5

|             | Connector J5 Type A GPIO |          |           |                |                |    |    |                 |               |          |               |          |  |  |
|-------------|--------------------------|----------|-----------|----------------|----------------|----|----|-----------------|---------------|----------|---------------|----------|--|--|
| IO<br>Group | Conn<br>#                | Pin<br># | Name      | Default<br>I/O | F1             | F2 | F3 | F4              | F5            | F6       | F7            | F8       |  |  |
| (gpe0-4)    | J5                       | 3        | EBI_OEn   | I              | I              | I  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe0-5)    | J5                       | 5        | EBI_Wen   | I              | I              | I  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe0-1)    | J5                       | 7        | EBI_CSn   | I              | I              | I  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe0-7)    | J5                       | 11       | EBI_ADDR0 | 1              | I              | 1  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe1-0)    | J5                       | 13       | EBI_ADDR1 | I              | I              | -  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe1-1)    | J5                       | 15       | EBI_ADDR2 | 1              | 0              | 1  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe1-2)    | J5                       | 17       | EBI_ADDR3 | 1              | 0              | 1  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe1-3)    | J5                       | 19       | EBI_ADDR4 | I              | I              | -  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe1-4)    | J5                       | 21       | EBI_ADDR5 |                | I              | _  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpe1-5)    | J5                       | 23       | EBI_ADDR6 | I              | I              | -  | 0  | Reserved        | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpm0-4)    | J5                       | 27       | EBI_DAT0  |                | 0              | _  | 0  | CAM_BAY_RGB[3]  | CAM_B_DATA[3] | Reserved | TraceData[3]  | Reserved |  |  |
| (gpm0-5)    | J5                       | 29       | EBI_DAT1  | 1              | I              | ı  | 0  | CAM_BAY_RGB[4]  | CAM_B_DATA[4] | Reserved | TraceData[4]  | Reserved |  |  |
| (gpm0-6)    | J5                       | 31       | EBI_DAT2  | I              | I              | -  | 0  | CAM_BAY_RGB[5]  | CAM_B_DATA[5] | Reserved | TraceData[5]  | Reserved |  |  |
| (gpm0-7)    | J5                       | 33       | EBI_DAT3  |                | I              | _  | 0  | CAM_BAY_RGB[6]  | CAM_B_DATA[6] | Reserved | TraceData[6]  | Reserved |  |  |
| (gpm1-0)    | J5                       | 35       | EBI_DAT4  |                | I              | -  | 0  | CAM_BAY_RGB[7]  | CAM_B_DATA[7] | Reserved | TraceData[7]  | Reserved |  |  |
| (gpm1-1)    | J5                       | 37       | EBI_DAT5  | 1              | I              | ı  | 0  | CAM_BAY_RGB[8]  | CAM_B_FIELD   | Reserved | TraceCtl      | Reserved |  |  |
| (gpm1-2)    | J5                       | 39       | EBI_DAT6  | 1              | I              | ı  | 0  | CAM_BAY_RGB[9]  | Reserved      | Reserved | TraceData[8]  | Reserved |  |  |
| (gpm1-3)    | J5                       | 41       | EBI_DAT7  |                | I              | _  | 0  | CAM_BAY_RGB[10] | Reserved      | Reserved | TraceData[9]  | Reserved |  |  |
| (gpm1-4)    | J5                       | 43       | EBI_DAT8  |                | I              | -  | 0  | CAM_BAY_RGB[11] | Reserved      | Reserved | TraceData[10] | Reserved |  |  |
| (gpm1-5)    | J5                       | 45       | EBI_DAT9  |                | I              | _  | 0  | CAM_BAY_RGB[12] | Reserved      | Reserved | TraceData[11] | Reserved |  |  |
| (gpm1-6)    | J5                       | 47       | EBI_DAT10 |                | I              | -  | 0  | CAM_BAY_RGB[13] | Reserved      | Reserved | TraceData[12] | Reserved |  |  |
| (gpm2-0)    | J5                       | 49       | EBI_DAT11 |                | I              | _  | 0  | CAM_BAY_Vsync   | CAM_B_VSYNC   | Reserved | TraceData[13] | Reserved |  |  |
| (gpm2-1)    | J5                       | 51       | EBI_DAT12 | 1              | I              | ı  | 0  | CAM_BAY_Hsync   | CAM_B_HREF    | Reserved | TraceData[14] | Reserved |  |  |
| (gpm2-2)    | J5                       | 53       | EBI_DAT13 | I              | I              | -  | 0  | CAM_BAY_MCLK    | CAM_B_CLKOUT  | Reserved | TraceData[15] | Reserved |  |  |
| (gpm2-3)    | J5                       | 55       | EBI_DAT14 | 1              | I              | 1  | 0  | CAM_GPIO[0]     | MPWM1_OUT_ISP | Reserved | Reserved      | Reserved |  |  |
| (gpm2-4)    | J5                       | 57       | EBI_DAT15 |                | I              | I  | 0  | CAM_GPIO[1]     | MPWM2_OUT_ISP | Reserved | Reserved      | Reserved |  |  |
| (gpm3-1)    | J5                       | 4        | GPM3_1    | ı              | I              | I  | 0  | CAM_GPIO[3]     | MPWM4_OUT_ISP | Reserved | Reserved      | Reserved |  |  |
| (gpm3-0)    | J5                       | 6        | GPM3_0    | I              | I              | I  | 0  | CAM_GPIO[2]     | MPWM3_OUT_ISP | Reserved | Reserved      | Reserved |  |  |
| (gpa1-0)    | J5                       | 26       | DEBUG_RXD | I              | UART_2_<br>RXD | 1  | 0  | UART_2_RXD      | Reserved      | Reserved | Reserved      | Reserved |  |  |
| (gpa1-1)    | J5                       | 28       | DEBUG_TXD | I              | UART_2_<br>TXD | ı  | 0  | UART_2_TXD      | Reserved      | Reserved | Reserved      | Reserved |  |  |



# **ARTIK 520 Module Booting Sequence**

During system reset, the program that is stored in iROM (internal ROM), that is part of the ARTIK 520 Module, is executed from address 0x0000\_0000. The iROM area is, by default, mapped to this address. The system reset may be asserted during the time of booting and wake-up by using low-power modes. As a consequence, the boot loader executes appropriate processes according to the reset status. There are two boot loaders to initiate a first and a second boot, implemented according to a typical bootstrap loading procedure.

Typically, there are four steps in the ARTIK 520 Module booting process:

- 1. After reset, the iROM code that contains a small program to initialize the processor system is executed. The iROM is an internal 64 KB ROM, it initializes basic system functions such as Clock and Stack and it initializes the SD/MMC controller. The iROM code is also responsible for loading the Boot Loader 1 (BL1) image from an external memory device to the internal SRAM (iSRAM). The iROM code verifies the BL1 image, to assure that the image is authentic and that the calculated hash is associated with the preset secure boot key. As a last step, the iROM code jumps to the start of the BL1 code so that execution of the BL1 code can start.
- 2. The BL1 is still a processor system specific boot. The BL1 code that was transferred to the local iSRAM using the iROM executable is now executed and it will start initializing the system clocks and the DRAM controller. Now the BL2 code can be loaded into DRAM and executed from there. As a last step, the BL1 code will jump to the start of the BL2 code so that execution of the BL2 code can start from DRAM.
- 3. The BL2 will now load the OS into DRAM and control will be transferred to the OS.
- 4. The OS has started upon completion of the boot process and can load a specific IoT application that will, as part of its function, initialize Bluetooth, ZigBee etc., before it executes its specific IoT task.

The type of booting can be determined by changing the levels of two pins on Connector J3:[35,37]. <u>Table 20</u> provides the two booting options that are available. If the first device choice does not work to boot up the ARTIK 520 Module, the second device choice will be tried automatically.

Table 20. Booting Options

| BOOT Con#:[Pin#] | Bit:[xx] | First Device | Second Device |
|------------------|----------|--------------|---------------|
| 12,527,251       | 2b'01    | SD/MMC       | USB           |
| J3:[37,35]       | 2b'10    | eMMC         | USB           |





Figure 5. ARTIK 520 Module Booting Sequence



## **ARTIK 520 Module Reset Scenarios**

There are 5 different reset scenarios that are supported on the ARTIK 520 Module:

- Hardware reset
- Watchdog reset
- Software reset
- Wake up from SLEEP
- Wake up from DEEP-STOP

<u>Table 21</u> lists the mandatory functions that will be executed per reset scenario.

Table 21. Required Functions per Reset Type

| Reset Type                            | Initialization in iROM | PLL Setting in iROM | BL1 Execution | PLL and DRAM Setting in BL1 | OS Loading | Restore<br>Previous State |
|---------------------------------------|------------------------|---------------------|---------------|-----------------------------|------------|---------------------------|
| Hardware Reset                        | -                      | -                   | -             | -                           | -          | Х                         |
| Watchdog Reset                        | -                      | -                   | -             | -                           | -          | Х                         |
| Software Reset                        | -                      | -                   | -             | -                           | -          | Х                         |
| Wake up from SLEEP                    | -                      | -                   | -             | -                           | X          | -                         |
| Wake up from DEEP-STOP                | -                      | X <sup>(1)</sup>    | Х             | -                           | X          | -                         |
| Wake up from Low Power<br>Audio (LPA) | -                      | X <sup>(1)</sup>    | Х             | -                           | Х          | -                         |

<sup>1.</sup> During software reset, the contents of the internal SRAM and the external DRAM are preserved. However, when waking up from a DEEP-STOP, BL1, BL2 and the OS must be loaded to ensure software integrity. SRAM is preserved in this mode and as such it is not required to reload the boot loader.

**Note**: X means action will take place after particular Reset Type.

For more information on how to implement various reset strategies, please consult the ARTIK 520 Module SW Developer's Guide.



## **ARTIK 520 Module Antenna Connections**

Two antennas are required to use the full set of radio communication links on the ARTIK 520 Module. One supports the combination of Wi-Fi and BT, and the other is dedicated to ZigBee.

**Caution:** Do not apply power (enable) the radio chips before connecting antennas or damage to the chip may result.



Figure 6. Hirose RF Connector for BT/Wi-Fi and ZigBee

The U.FL-R-SMT Hirose connector is used for both the BT/Wi-Fi and the ZigBee antenna connectors on the ARTIK 520 Module.

The mechanical size of the connector (receptacle) is described in <u>Figure 6</u>. For suggestions on mating plug and more details on the connector, please contact Hirose Electric Co., LTD.



# **ARTIK 520 MODULE ELECTRICAL SPECIFICATIONS**

## **ABSOLUTE MAXIMUM RATINGS**

The ratings given in this section are associated only with stress. It does not imply any functional operation of the device. Exposure to the absolute-maximum rated conditions for long duration affects the reliability of the device.

Table 22. Absolute Maximum Ratings

|                         | Absolute Maximu                                                                                                                                                                                                                                                                                               | ım Ratings                |       |       |       |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|-------|-------|--|
| Parameter               | Symbol                                                                                                                                                                                                                                                                                                        |                           | Min.  | Max.  | Units |  |
| Main battery supply     | MAIN_BAT                                                                                                                                                                                                                                                                                                      |                           | -0.3  | 6.0   |       |  |
| DC input/output voltage | Type A IO:  J3:[9,11,13,15,17,19,21,23,25,27,29,39,4 1,43,45,47,49,57,59,12,14,16,18,20, 22,24,26,28,30,32,34,38,40,48,50,52, 54,56,60]  J4:[1,3,5,7,9,11,13,15,17,19,21,23,45, 47,53,55,57,59,12,14,16,18,56,60] J5:[3,5,7,11,13,15,17,19,21,23,27,29, 31,33,35,37,39,41,43,45,47,49,51,53, 55,57,4,6,26,28] | 1.8V Input Buffer         | -0.5  | 2.5   | V     |  |
|                         | <b>Type B IO:</b> J3:[18,20,22,24,26,28,30,32] J4:[40,42,44,46,48,50,52]                                                                                                                                                                                                                                      | 3.3V Input Buffer         | -0.5  | 3.8   |       |  |
| DC input/output voltage | <b>ZIGBEE</b><br>J5:[46,48,50,52,54,56,58,60]                                                                                                                                                                                                                                                                 | 2.80V Input/output buffer | -0.3  | 3.1   |       |  |
| Input output current    | Type A, Type B IO current J3:[9,11,13,15,17,19,21,23,25,27,29,39,41,43,45,47,49,57,59,12, 14,16,18,20,22,24,26,28,30,32,34,38,40,48,50,52,54,56,60]                                                                                                                                                           |                           |       |       |       |  |
| Storage Temperature     | T <sub>A</sub>                                                                                                                                                                                                                                                                                                |                           | -40 t | o 125 | °C    |  |

## RECOMMENDED OPERATING CONDITIONS

The recommended operation of the ARTIK 520 Module is based on the operating conditions listed in <u>Table 23</u>.

Table 23. Recommended Operating Conditions

| Parameter             | Symbol                   | Min  | Тур  | Max  | Units |  |
|-----------------------|--------------------------|------|------|------|-------|--|
| Main Battery Supply   | MAIN_BAT<br>J3:[1,3,2,4] | 3.13 | 3.80 | 4.80 | ٧     |  |
| Operating Temperature | To                       | -25  | -    | 85   | °C    |  |



# DC Module Use Case Characteristics Power Supply Requirements



Figure 7. ARTIK 520 Module Power Distribution

The power management of the ARTIK 520 Module as described in <u>Figure 7</u> is controlled by the Samsung PMIC (S2MPS14). This PMIC contains 5 Bucks and 25 LDO Regulators. See <u>Table 24</u> and <u>Table 25</u> for details on voltage and amperage ranges and how they are used in the ARTIK 520 Module.

Table 24. Buck Description and Default Setting

| <b>Buck Number</b> | Pin    | Powers                                  | Current [mA] | Range [V] | Step [mV] | Default [V] |
|--------------------|--------|-----------------------------------------|--------------|-----------|-----------|-------------|
| 1                  | Buck01 | Processor System:[MIF]                  | 300          | 0.65-1.60 | 6.25      | 1.00        |
| 2                  | Buck02 | Processor System:[CORTEX <sup>®</sup> ] | 1000         | 0.65-1.60 | 6.25      | 1.00        |
| 3                  | Buck03 | Processor System:[G3D]                  | 700          | 0.65-1.60 | 6.25      | 1.00        |
| 4                  | Buck04 | -                                       | -            | -         | -         | -           |
| 5                  | Buck05 | -                                       | -            | -         | -         | -           |



Table 25. PMIC LDOs

| LDO Number | Pin   | Powers                                 | Current<br>[mA] | Range [V]   | Step [mV] | Default [V] |
|------------|-------|----------------------------------------|-----------------|-------------|-----------|-------------|
| 1-N        | LDO1  | Processor System:[ALIVE]               | 150             | 0.900-1.100 | 12.5      | 1.00        |
| 2-N        | LDO2  | Processor System:[Memory<br>Interface] | 150             | 1.075-1.400 | 12.5      | 1.20        |
| 3-P        | LDO3  | Processor System:[LPDDR3 core]         | 300             | 1.600-2.000 | 25        | 1.80        |
| 4-P        | LDO4  | Processor System:[UPLL]                | 150             | 1.600-2.000 | 25        | 1.80        |
| 5-N        | LDO5  | Processor System:[PLL]                 | 150             | 0.900-1.212 | 12.5      | 1.00        |
| 6-N        | LDO6  | Processor System:[USB]                 | 150             | 0.900-1.212 | 12.5      | 1.00        |
| 7-P        | LDO7  | Processor System:[MIPI, TS,<br>HSIC]   | 150             | 1.600-2.000 | 25        | 1.80        |
| 8-P        | LDO8  | Processor System:[USB]                 | 150             | 2.250-3.300 | 25        | 3.00        |
| 9-N        | LDO9  | Processor System:[LPDDR3]              | 300             | 1.075-1.500 | 12.5      | 1.20        |
| 10-N       | LDO10 | -                                      | 150             | 0.900-1.100 | 12.5      | 1.00        |
| 11-P       | LDO11 | Processor System:[eMMC]                | 150             | 0.800-2.375 | 25        | 1.80        |
| 12-P       | LDO12 | Processor System:[eMMC]                | 150             | 1.800-3.375 | 25        | 2.80        |
| 13-P       | LDO13 | -                                      | 150             | 1.800-3.375 | 25        | 2.80        |
| 14-P       | LDO14 | -                                      | 150             | 1.800-3.375 | 25        | 2.70        |
| 15-P       | LDO15 | -                                      | 150             | 1.800-3.375 | 25        | 3.30        |
| 16-P       | LDO16 | -                                      | 150             | 1.800-3.375 | 25        | 3.30        |
| 17-P       | LDO17 | -                                      | 300             | 1.800-3.375 | 25        | 3.00        |
| 18-P       | LDO18 | J5:[42,44] ZigBee                      | 300             | 1.800-3.375 | 25        | 2.80        |
| 19-P       | LDO19 | -                                      | 300             | 0.800-2.375 | 25        | 1.80        |
| 20-P       | LDO20 | -                                      | 150             | 0.800-2.375 | 25        | 1.80        |
| 21-P       | LDO21 | -                                      | 150             | 0.800-2.375 | 25        | 1.25        |
| 22-N       | LDO22 | -                                      | 150             | 0.800-1.500 | 12.5      | 1.20        |
| 23-P       | LDO23 | FXMA108, BCM4354                       | 150             | 0.800-2.375 | 25        | 1.80        |
| 24-P       | LDO24 | -                                      | 150             | 1.800-3.375 | 25        | 3.00        |
| 25-P       | LDO25 | _                                      | 150             | 1.800-3.375 | 25        | 3.00        |



Table 26. AC/DC Characteristics LDO18

| LDO 18, C                               | onnector J5:[42,44                                                                                                      | ], MAIN_BAT=3                                                                                        | 8.8V, T <sub>A</sub> =25°C unless of                               | therwise spe           | ecified                  |                      |         |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------|--------------------------|----------------------|---------|
| Characteristics                         |                                                                                                                         | Test Conditio                                                                                        | ns                                                                 | Min                    | Тур                      | Max                  | Unit    |
| Input voltage range (V <sub>INL</sub> ) | -                                                                                                                       |                                                                                                      |                                                                    | 1.80                   | (V <sub>LDO</sub> +0.2)* | MAIN_BAT             | ٧       |
| Output voltage range                    | I <sub>L</sub> =300mA                                                                                                   | A programmable                                                                                       | e 25mV steps                                                       | 1.80                   | -                        | 3.375                | ٧       |
| Default output voltage                  | 30                                                                                                                      | 00mA@V <sub>INL</sub> =V <sub>LDC</sub>                                                              | )+0.2V                                                             | -                      | 2.80                     | -                    | V       |
|                                         |                                                                                                                         | Normal mod                                                                                           | e                                                                  | 300                    | -                        | -                    | mA      |
| Maximum load current                    |                                                                                                                         | Low power mo                                                                                         | ode                                                                | 5                      | -                        | -                    | mA      |
| Output current limit                    |                                                                                                                         | V <sub>OUT</sub> =90% of V                                                                           | LDO                                                                | 330                    | 480                      | 900                  | mA      |
| Minimum output bypass capacitance       |                                                                                                                         | _                                                                                                    |                                                                    | 2.2                    | -                        | -                    | μF      |
|                                         | _                                                                                                                       | Sh                                                                                                   | nutdown                                                            | -                      | < 0.1                    | -                    |         |
| Ground Current                          | Battery supply                                                                                                          | Norma                                                                                                | al regulation                                                      | -                      | 18                       | 30                   | μΑ      |
|                                         | current no load                                                                                                         | Low p                                                                                                | ower mode                                                          | -                      | 3.5                      | 6                    |         |
| Output voltage                          |                                                                                                                         | nal mode V <sub>INL</sub> = '<br>IN_BAT, I <sub>L</sub> =0.1m                                        |                                                                    | -3                     | -                        | +3                   | %       |
| accuracy                                | •                                                                                                                       | ower mode $V_{INL}$ : AIN_BAT, $I_L = 0.1$                                                           |                                                                    | -3                     | _                        | +3                   | 90      |
| Load Regulation                         |                                                                                                                         | nal mode V <sub>INL</sub> = '<br>IN_BAT, I <sub>L</sub> =0.1n                                        |                                                                    | -                      | 0.1                      | -                    | %       |
| Load Negalation                         | Low power mode $V_{INL}=V_{LDO}+0.2V$<br>MAIN_BAT= $V_{LDO}+1.5V$ , $I_L=0.1$ mA-5mA                                    |                                                                                                      |                                                                    | -                      | 0.2                      | -                    | 70      |
| Line Regulation                         |                                                                                                                         | nal mode V <sub>INL</sub> = '<br>MAIN_BAT, I <sub>L</sub> =(                                         |                                                                    | -                      | 0.05                     | -                    | %/V     |
|                                         | Low power                                                                                                               | mode V <sub>INL</sub> =V <sub>LDO</sub>                                                              | +0.2V,I <sub>L</sub> = 0.1mA                                       | -                      | 0.1                      | -                    |         |
|                                         | Normal                                                                                                                  | mode V <sub>LDO</sub> =3.3                                                                           | V, I <sub>L</sub> =300mA                                           | -                      | 60                       | 120                  |         |
| Drop-out voltage                        | Normal mode V <sub>LDO</sub> =1.8V, I <sub>L</sub> =300mA                                                               |                                                                                                      |                                                                    | -                      | 100                      | 200                  | mV      |
|                                         | Low pov                                                                                                                 | ver mode V <sub>LDO</sub> =:                                                                         | 3.3V, I <sub>L</sub> =5mA                                          | -                      | 150                      | 300                  |         |
| Output load transient                   | Normal mode, V <sub>IN</sub>                                                                                            | <sub>IL</sub> =V <sub>LDO</sub> +0.2V, I <sub>L</sub> =<br>versa, t <sub>r</sub> =t <sub>f</sub> =10 | 3mA-300mA, and vice<br>lµs                                         | -                      | 60                       | 90                   | mV      |
| Output line transient                   |                                                                                                                         | $V_{INL} = V_{LDO} + 0.2V \text{ to}$<br>sa, $t_r = t_f = 1 \mu \text{s}$ , $I_L = 0.2V \text{ to}$  | V <sub>LDO</sub> +0.7V and vice<br>300mA                           | -                      | 10                       | 20                   | mV      |
| Power Supply Paiestien Patio (PSPP)     | f=1kHz to 10KH                                                                                                          | Hz, I <sub>L</sub> =30mA,                                                                            | 1kHz                                                               | -                      | 70                       | -                    | dB      |
| Power Supply Rejection Ratio (PSRR)     | V <sub>INL</sub> =VLDO+0.2                                                                                              | $2V+50mV_{pp}$                                                                                       | 10kHz                                                              | -                      | 50                       | -                    | иь      |
| Outrout Naine                           | f=10Hz-100kH:                                                                                                           | z,C∟=2.2 μF,                                                                                         | $V_{LDO}$ =1.8V<br>$V_{INL}$ = $V_{LDO}$ +0.2V                     | -                      | 60                       | -                    | ) (1000 |
| Output Noise                            | I <sub>L</sub> =30r                                                                                                     | •                                                                                                    | V <sub>LDO</sub> =3.3V<br>V <sub>INL</sub> =V <sub>LDO</sub> +0.2V | -                      | 80                       | -                    | μVrms   |
| Soft Start Time                         | 0 to 90% settling time                                                                                                  |                                                                                                      | -                                                                  | 30                     | 100                      | μs                   |         |
| Disable Delay (t <sub>off</sub> )       | After LDO is disabled; The LDO output voltage will discharge based on load current (I <sub>L</sub> ) and C <sub>L</sub> |                                                                                                      | -                                                                  | 0.1                    | -                        | μs                   |         |
| Active Discharge Resistance             |                                                                                                                         | Output Disabled                                                                                      |                                                                    | 0.05                   | 0.1                      | 0.2                  | kΩ      |
| Clamp Active<br>Regulation Voltage      | Current Sink                                                                                                            |                                                                                                      | VLDO Clamping                                                      | V <sub>LDO</sub> +0.5% | -                        | V <sub>LDO</sub> +4% | ٧       |
|                                         |                                                                                                                         | Tj rising                                                                                            |                                                                    | -                      | 165                      | -                    | 0.0     |
| Thermal shutdown                        |                                                                                                                         | Tj falling                                                                                           |                                                                    |                        | 150                      | -                    | °C      |

<sup>\*</sup>By default  $V_{LDO}$  is set to 2.8V to assure that ZigBee operates optimally, however you can program  $V_{LDO}$  between 1.80 and 3.175 to assure ZigBee functionality. See the respective vendor datasheets and the software developers guide for more details.



### **ESD RATINGS**

Table 27. ESD Ratings

| Symbol                                  | Min. | Max. | Units |
|-----------------------------------------|------|------|-------|
| ESD stress voltage Human Body Model     | -    | 1    | kV    |
| ESD stress voltage Charged Device Model | -    | 250  | V     |

Table 28. Shock and Vibration Ratings

| Shock and | Range         |     |
|-----------|---------------|-----|
| Shock     | Operating     | TBD |
| SHOCK     | Non Operating | TBD |
| Vibration | Operating     | TBD |
| งเมเสนอก  | Non Operating | TBD |



#### DC ELECTRICAL CHARACTERISTICS

The entire DC characteristics are listed in <u>Table 29</u>. For each pin input sense levels, output drive levels, and currents are included. Use these parameters to determine maximum DC loading and to determine maximum transition times for a given load. <u>Table 29</u> shows the DC operating conditions for the high- and low-strength input, output and I/O pins.

Table 29. I/O DC Electrical Characteristics

 $V_{DD}$  = 1.8V,  $V_{ext}$  = 3.0 to 3.6 V,  $T_j$  = -40 to 85 °C (Junction Temperature)

| GPIO Con#:[Pin#]                                                         | Parameter       |                                                               |                          | Condition                                   |             | Тур. | Max.                 | Unit<br>s |
|--------------------------------------------------------------------------|-----------------|---------------------------------------------------------------|--------------------------|---------------------------------------------|-------------|------|----------------------|-----------|
|                                                                          | Vtol            | Vtol Tolerant external voltage V <sub>DD</sub> Power Off & On |                          |                                             |             | -    | 3.60                 | V         |
|                                                                          | .,              |                                                               | Hig                      | h Level Input Voltage                       |             |      |                      |           |
| Type A/B IO (1V8):                                                       | $V_{IH}$        | CMOS Interface                                                |                          | -                                           | $07xV_{DD}$ | -    | V <sub>DD</sub> +0.3 | V         |
| J3:[9,11,13,15,17,19,21,                                                 | .,              |                                                               | Lov                      | v Level Input Voltage                       |             |      | -                    |           |
| 23,25,27,29,39,41,43,45,<br>47,49,57,59,12,14,16,18,                     | $V_{IL}$        | CMOS Interface                                                | V                        | <sub>DD</sub> = 1.8V ± 10 %                 | -0.3        | -    | 0.54                 | V         |
| 20,22,24,26,28,30,32,34,<br>38,40,48,50,52,54,56,60]                     | ΔV              | Hysteresis Voltage                                            | ysteresis Voltage –      |                                             | 0.15        | _    |                      | V         |
|                                                                          |                 | High Level Input Current                                      |                          |                                             |             |      |                      |           |
|                                                                          | Input           | lane of Deeffor                                               | \/ -\/                   | V <sub>DD</sub> Power On                    | -3          | -    | 3                    |           |
| J4:[1,3,5,7,9,11,13,15,17,                                               |                 | Input Buffer                                                  | $V_{IN} = V_{DD}$        | $V_{DD}$ Power Off & SNS = 0                | -5          | -    | 5                    | μΑ        |
| 19,21,23,45,47,53,55,57,<br>59,12,14,16,18,40,42,44,                     |                 | Input Buffer with pull-down                                   | $V_{IN} = V_{DD}$        | V <sub>DD</sub> = 1.8V ± 10 %               | 20          | 40   | 80                   | 1         |
| 46,48,50,52,56,60]                                                       |                 | Low Level Input Current                                       |                          |                                             |             |      |                      |           |
|                                                                          | I <sub>IL</sub> | Input Buffer                                                  | $V_{IN} = V_{SS}$        | V <sub>DD</sub> Power On & Off              | -3          | -    | 3                    |           |
| J5:[3,5,7,11,13,15,17,19,                                                |                 | Input Buffer with pull-up                                     | $V_{IN} = V_{SS}$        | $V_{DD} = 1.8V \pm 10 \%$                   | -15         | -40  | -80                  | μΑ        |
| 21,23,27,29,31,33,35,37,<br>39,41,43,45,47,49,51,53,<br>55,57,4,6,26,28] | V <sub>OH</sub> | Output High Voltage                                           | I <sub>OH</sub> = -1.8mA | , -3.8mA, -1.8mA, -11mA                     | 1.44        | -    | $V_{DD}$             | .,        |
|                                                                          | V <sub>OL</sub> | Output Low Voltage                                            | I <sub>OL</sub> = 1.8mA, | I <sub>OL</sub> = 1.8mA, 3.8mA, 1.8mA, 11mA |             | -    | 0.36                 | V         |
| · · · · · · ·                                                            | I <sub>OZ</sub> | Output Hi-Z current                                           |                          |                                             | -5          | -    | 5                    | μΑ        |
|                                                                          | C <sub>IN</sub> | Input capacitance                                             | Any input a              | and bi-directional buffers                  | -           | -    | 5                    | рF        |

#### Note:

- 1. The values of  $I_{\text{OH}}$  and  $I_{\text{OL}}$  are valid only for 3.3 V range.
- 2. The value of  $I_{OH}$  and  $I_{OL}$  is for min. driver strength.



Table 30. I/O DC Electrical Characteristics ZIGBEE

| ZIGBEE Con#:[Pin#]        | Parameter                                          | <b>Test Condition</b>                                                                      | Min. | Тур. | Max. | Units |
|---------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|-------|
|                           | Low Schmitt switching threshold                    | V <sub>SWIL</sub> Schmitt input threshold going from high to low                           | 1.18 | -    | 1.40 | V     |
|                           | High Schmitt switching threshold                   | V <sub>SWIH</sub> Schmitt input threshold going from low to high                           | 1.74 | -    | 2.24 | ٧     |
|                           | Input current for logic 0                          | I <sub>IL</sub>                                                                            | -    | -    | -0.5 | μΑ    |
|                           | Input current for logic 1                          | l <sub>IH</sub>                                                                            | -    | -    | +0.5 | μΑ    |
|                           | Input pull-up resistor value                       | R <sub>IPU</sub>                                                                           | 24   | 29   | 34   | kΩ    |
|                           | Input pull-down resistor value                     | R <sub>IPD</sub>                                                                           | 24   | 29   | 34   | kΩ    |
| J5:[46,48,50,54,56,58,60] | Output voltage for logic 0                         | V <sub>OL</sub><br>(I <sub>OL</sub> = 4mA for standard pads,<br>8mA for high current pads) | 0    | -    | 0.50 | V     |
|                           | Output voltage for logic 1                         | V <sub>OH</sub> (I <sub>OH</sub> = 4mA for standard pads, 8mA for high current pads)       | 2.30 | -    | 2.80 | V     |
|                           | Output source current<br>(standard current pad)    | I <sub>OHS</sub>                                                                           | -    | -    | 4    | mA    |
|                           | Output sink current<br>(standard current pad)      | l <sub>OLS</sub>                                                                           | -    | -    | 4    | mA    |
|                           | Output source current high current pad:<br>J5:[48] | Іонн                                                                                       | -    | -    | 8    | mA    |
|                           | Output sink current high current pad: J5:[48]      | I <sub>OLH</sub>                                                                           | ı    | -    | 8    | mA    |
|                           | Total output current (for I/O Pads)                | I <sub>OH</sub> + I <sub>OL</sub>                                                          | -    | -    | 40   | mA    |

### Table 31. I/O DC Electrical Characteristics PMIC

| PMIC Con#:[Pin#] | Parameter                                                 | Symbol | Test Condition | Min  | Тур | Max | Units |
|------------------|-----------------------------------------------------------|--------|----------------|------|-----|-----|-------|
|                  | Power on key input                                        |        |                | 1.40 | -   | -   | ٧     |
| J3:[10]          | Pull down input resistor,<br>internally connected to AGND | PWRON  | -              | -    | 800 | -   | kΩ    |

# Table 32. I/O DC Electrical Characteristics USB

| USB Con#:[Pin#] | Parameter                | Symbol           | Condition         | Min. | Max. | Unit |
|-----------------|--------------------------|------------------|-------------------|------|------|------|
|                 | High level input voltage | V <sub>IH</sub>  | -                 | 2.0  | -    | V    |
|                 | Low level input voltage  | V <sub>IL</sub>  | -                 | -    | 0.8  | V    |
|                 | High level input current | I <sub>IH</sub>  | Vin = 3.3 V       | -10  | 10   |      |
| J4:[2,4,8,10]   | Low level input current  | I <sub>IL</sub>  | Vin = 0.0 V       | -10  | 10   | μΑ   |
|                 | Static Output High       | V <sub>OH</sub>  | 14.25 kΩ to GND   | 2.8  | 3.6  |      |
|                 | Static Output Low        | V <sub>OL</sub>  | 1.425 kΩ to 3.6 V |      | 0.3  | V    |
|                 | Valid level voltage      | V <sub>BUS</sub> |                   | 4.4  | 5.25 |      |



#### **IO DRIVER STRENGTH TABLES**

The driver strength characteristics for the various I/Os operating at 1V8 available on Connectors J3, J4 and J5 are given in <u>Table 33</u> and <u>Table 34</u>.

#### Type A I/O Driver Strength

Table 33. Type A I/O Driver Strength and Delay Time

|                                                                                                                           | Inp | ut                       | Output PAD | Output PAD (Slew Rate) |         |
|---------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|------------|------------------------|---------|
| GPIO Con#:[Pin#]                                                                                                          |     | DS (Driving<br>Strength) |            | CL=5pF                 | CL=10pF |
| J3:[9,11,13,15,17,19,21,23,25,27,29,39,41,43,45,47,49,57,59,12,14,16, 18,20,22,24,26,28,30,32,34,38,40,48,50,52,54,56,60] |     | 0                        | 2mA        | 1.9ns                  | 2.5ns   |
|                                                                                                                           | 0   | 1                        | 4mA        | 2.7ns                  | 2.7ns   |
| ]4:[1,3,5,7,9,11,13,15,17,19,21,23,45,47,53,55,57,59,12,14,16,18,56,60]                                                   | 1   | 0                        | 8mA        | 1.1ns                  | 1.2ns   |
| J5:[3,5,7,11,13,15,17,19,21,23,27,29,31,33,35,37,39,41,43,45,47,49,51,53,55,57,4,6,26,28]                                 | 1   | 1                        | 12mA       | 0.9ns                  | 1.1ns   |

Table 34. Type A I/O Pull-up/Down Resistor

| GPIO Con#:[Pin#]                                                                                                          | V <sub>DD</sub> =1.8V | Worst V <sub>DD</sub> =1.65V<br>T=125°C,<br>Process=Slow | Worst V <sub>DD</sub> =1.95V<br>T=-40°C,<br>Process=Fast |
|---------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------|----------------------------------------------------------|
| J3:[9,11,13,15,17,19,21,23,25,27,29,39,41,43,45,47,49,57,59,12,14,16, 18,20,22,24,26,28,30,32,34,38,40,48,50,52,54,56,60] | Pull-up               | 45kΩ                                                     | 13kΩ                                                     |
| J4:[1,3,5,7,9,11,13,15,17,19,21,23,45,47,53,55,57,59,12,14,16,18,56,60]                                                   | D. II. da             | 451.0                                                    | 151.0                                                    |
| J5:[3,5,7,11,13,15,17,19,21,23,27,29,31,33,35,37,39,41,43,45,47,49,51,53,55,57,4,6,26,28]                                 | Pull-down             | 45kΩ                                                     | 15kΩ                                                     |

#### Type B I/O Driver Strength

The driver strength characteristics for the various I/Os operating at 3V3 available on Connector J4 are given in <u>Table 35</u> and <u>Table 36</u>.

Table 35. Type B I/O Output Cell Delay Time

| GPIO Con#:[Pin#]          | Inp | out | Output PAD (Driving | Output PAD (Slew Rate) |         |  |
|---------------------------|-----|-----|---------------------|------------------------|---------|--|
| drio con#.[rin#]          | DS  |     | Capability)         | CL=5pF                 | CL=10pF |  |
|                           | 0   | 0   | x1                  | 2.5ns                  | 3.2ns   |  |
| 14:140 42 44 46 49 50 521 | 0   | 1   | x2                  | 1.8ns                  | 2.2ns   |  |
| J4:[40,42,44,46,48,50,52] | 1   | 0   | x3                  | 1.4ns                  | 1.6ns   |  |
|                           | 1   | 1   | x4                  | 1.3ns                  | 1.5ns   |  |



Table 36. Type B I/O Pull Up/Down Controller

| GPIO Con#:[Pin#]          | V <sub>DD</sub> =3.3V±0.3V | Worst V <sub>DD</sub> =3.00V<br>T=125°C, Process=Slow | Typical V <sub>DD</sub> =3.30V<br>T=25°C,<br>Process=Typical | Worst V <sub>DD</sub> =3.60V<br>T=-40°C, Process=Fast |
|---------------------------|----------------------------|-------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------|
|                           | Pull-up                    | 135kΩ                                                 | 85kΩ                                                         | 37kΩ                                                  |
|                           | Pull-down                  | 165kΩ                                                 | 80kΩ                                                         | 44kΩ                                                  |
|                           | VDD=2.5V±0.2V VT=1         |                                                       | Typical VDD=2.50V<br>T=25°C,<br>Process=Typical              | Worst VDD=2.70V<br>T=-40°C, Process=Fast              |
| 14,540 42 44 46 49 50 521 | Pull-up                    | 140kΩ                                                 | 68kΩ                                                         | 25kΩ                                                  |
| J4:[40,42,44,46,48,50,52] | Pull-down                  | 125kΩ                                                 | 65kΩ                                                         | 34kΩ                                                  |
|                           | VDD=1.8V±0.15V             | Worst VDD=1.65V<br>T=125°C, Process=Slow              | Typical VDD=1.80V<br>T=25°C,<br>Process=Typical              | Worst VDD=1.95V<br>T=-40°C, Process=Fast              |
|                           | Pull-up                    | 80kΩ                                                  | 48kΩ                                                         | 30kΩ                                                  |
|                           | Pull-down                  | 80kΩ                                                  | 48kΩ                                                         | 30kΩ                                                  |

#### Table 37. Power on Reset Timing Specifications

(V<sub>DDINT</sub>=  $1.1V \pm 5\%$ , T<sub>A</sub> = -25 to  $85^{\circ}$ C, V<sub>DDSYS</sub> =  $3.3V \pm 5$  %,  $2.5V \pm 0.25V$ ,  $1.8V \pm 0.15V$ )

| Symbol Parameter  |                                             | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------------|------|------|------|------|
| t <sub>RESW</sub> | Reset assert time after clock stabilization | 167  | -    | -    | ns   |



#### **AC ELECTRICAL CHARACTERISTICS**

#### **SDMMC AC ELECTRICAL CHARACTERISTICS**



Figure 8. High Speed SDMMC Interface Timing

#### Table 38. High Speed SDMMC Interface Transmit/Receive Timing Constants

(V<sub>DDINT</sub> = 1.0V  $\pm$  5%, T<sub>A</sub> = -25 to 85°C, V<sub>DDmmc</sub> = 3.3V  $\pm$  5 %, 2.5V  $\pm$  5%, 1.8V  $\pm$  5%)

|                   | Connector J4:[42,44,46,48,50,52,54] |      |      |      |      |  |  |  |  |  |
|-------------------|-------------------------------------|------|------|------|------|--|--|--|--|--|
| Symbol            | Parameter                           | Min. | Тур. | Max. | Unit |  |  |  |  |  |
| t <sub>SDCD</sub> | SD command output delay time        | -    | -    | 4.0  |      |  |  |  |  |  |
| t <sub>sDCS</sub> | SD command input setup time         | 4.0  | -    | -    |      |  |  |  |  |  |
| t <sub>sDCH</sub> | SD command input hold time          | 0    | -    | -    |      |  |  |  |  |  |
| $t_{SDDD}$        | SD data output delay time           | -    | -    | 4.0  | ns   |  |  |  |  |  |
| t <sub>SDDS</sub> | SD data input setup time            | 4.0  | -    | -    |      |  |  |  |  |  |
| $t_{SDDH}$        | SD data input hold time             | 0    | -    | -    |      |  |  |  |  |  |



#### **SPI AC ELECTRICAL CHARACTERISTICS**



Figure 9. SPI Interface Timing (CPHA = 0, CPOL = 1 (Format A))



Table 39. SPI Interface Transmit/ Receive Timing Constants with 15pF Load

(V<sub>DDINT</sub> = 1.0 V  $\pm$  5 %, T<sub>A</sub> = -25 to 85 °C, V<sub>DDext</sub> = 1.8 V  $\pm$  10 %, load = 15 pF)

|      | Parameter                                             | Symbol               | Min. | Тур. | Max. | Unit |
|------|-------------------------------------------------------|----------------------|------|------|------|------|
|      | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | ı    | -    | 5    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 00) |                      | 12   | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 01) |                      | 7    | -    | -    | ns   |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 10) | t <sub>spimis</sub>  | 2    | -    | -    | ns   |
| Ch 0 | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 11) |                      | -3   | -    | -    |      |
|      | SPI MISO Master Input Hold time                       | t <sub>SPIMIH</sub>  | 5    | -    | -    |      |
|      | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 2    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                        | t <sub>spisih</sub>  | 5    | -    | -    |      |
|      | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | Т    | _    | 17   | nc   |
|      | SPI nSS Master Output Delay time                      | t <sub>SPICSSD</sub> | 7    | -    | -    | ns   |
|      | SPI nSS Slave Input Setup time                        | t <sub>SPICSSS</sub> | 5    | -    | -    |      |
|      | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | ı    | -    | 4    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 00) |                      | 13   | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 01) |                      | 8    | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 10) | t <sub>spimis</sub>  | 3    | -    | -    | ns   |
| Ch 1 | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 11) |                      | -2   | -    | -    |      |
|      | SPI MISO Master Input Hold time                       | t <sub>SPIMIH</sub>  | 5    |      | -    |      |
|      | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 3    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                        | t <sub>spisih</sub>  | 5    | -    | -    |      |
|      | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | _    | -    | 18   | ne   |
|      | SPI nSS Master Output Delay time                      | t <sub>SPICSSD</sub> | 7    | -    | -    | ns   |
|      | SPI nSS Slave Input Setup time                        | t <sub>spicsss</sub> | 5    | _    | _    |      |

**Note:** SPICLKout = 50 MHz

- t<sub>SPIMIS</sub>,CH0 = 12 (cycle period/4) x FB\_CLK\_SEL
- $t_{SPIMIS}$ ,CH1 = 13 (cycle period/4) x FB\_CLK\_SEL



Table 40. SPI Interface Transmit/ Receive Timing Constants with 30pF Load

(VDDINT = 1.0 V  $\pm$  5 %, TA = -25 to 85 °C, VDDext = 3.3 V  $\pm$  10 %, load = 30 pF)

|      | Parameter                                             | Symbol               | Min. | Тур. | Max. | Unit |
|------|-------------------------------------------------------|----------------------|------|------|------|------|
|      | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | -    | -    | 6    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 00) |                      | 13   | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 01) |                      | 8    | -    | -    | ns   |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 10) | t <sub>spimis</sub>  | 3    | -    | -    | 115  |
| Ch 0 | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 11) |                      | -2   | -    | -    |      |
|      | SPI MISO Master Input Hold time                       | t <sub>spimih</sub>  | 5    | _    | -    |      |
|      | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 4    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                        |                      | 5    | _    | -    |      |
|      | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | -    | -    | 18   | 25   |
|      | SPI nSS Master Output Delay time                      | t <sub>SPICSSD</sub> | 8    | _    | -    | ns   |
|      | SPI nSS Slave Input Setup time                        | t <sub>spicsss</sub> | 6    | -    | -    |      |
|      | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | -    | -    | 5    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 00) |                      | 14   | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 01) |                      | 9    | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 10) | t <sub>spimis</sub>  | 4    | -    | -    | ns   |
| Ch 1 | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 11) |                      | -1   | -    | -    |      |
|      | SPI MISO Master Input Hold time                       | t <sub>spiMiH</sub>  | 5    | -    | -    |      |
|      | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 4    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                        | t <sub>spisih</sub>  | 5    | _    | -    |      |
|      | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | _    | _    | 19   | ] nc |
|      | SPI nSS Master Output Delay time                      | t <sub>SPICSSD</sub> | 8    | _    | -    | ns   |
|      | SPI nSS Slave Input Setup time                        | t <sub>SPICSSS</sub> | 6    | _    | -    |      |

**Note:** SPICLKout = 50 MHz

- tSPIMIS,CH0 = 12 (cycle period/4) x FB\_CLK\_SEL
- tSPIMIS,CH1 = 13 (cycle period/4) x FB\_CLK\_SEL



#### I<sup>2</sup>C AC ELECTRICAL CHARACTERISTICS



Figure 10. I<sup>2</sup>C Interface Timing

Table 41. I<sup>2</sup>C BUS Controller Module Signal Timing

(VDDINT, VDDarm = 1.1 V  $\pm$  5 %,  $T_A$  = -25 to 85 °C, VDDext = 3.3 V  $\pm$  10 %)

| Parameter                            | Symbol               | Min.                 | Тур. | Max.                 | Unit |
|--------------------------------------|----------------------|----------------------|------|----------------------|------|
| SCL clock frequency                  | F <sub>SCL</sub>     | -                    | -    | std. 100<br>fast 400 | kHz  |
| SCL high level pulse width           | T <sub>SCLHIGH</sub> | std. 4.0<br>fast 0.6 | -    | -                    |      |
| SCL low level pulse width            | T <sub>SCLLOW</sub>  | std. 4.7<br>fast 1.3 | -    | -                    |      |
| Bus free time between STOP and START | T <sub>BUF</sub>     | std 4.7<br>fast 1.3  | -    | -                    | μS   |
| START hold time                      | T <sub>STARTS</sub>  | std. 4.0<br>fast 0.6 | -    | -                    |      |
| SDA hold time                        | T <sub>SDAH</sub>    | std. 0<br>fast 0     | -    | std.<br>fast 0.9     |      |
| SDA setup time                       | T <sub>SDAS</sub>    | std. 250<br>fast 100 | -    | -                    | ns   |
| STOP setup time                      | T <sub>STOPH</sub>   | std. 4.0<br>fast 0.6 | -    | -                    | μS   |

**Note:** std. refers to Standard Mode and fast refers to Fast Mode.

- 1. The I<sup>2</sup>C data hold time (t<sub>SDAH</sub>) is minimum 0ns. (I<sup>2</sup>C data hold time is minimum 0ns for standard/fast bus mode I<sup>2</sup>C specification v2.1) Check whether the data hold time of your I<sup>2</sup>C device is 0 ns or not.
- 2. The I<sup>2</sup>C controller supports I<sup>2</sup>C bus device only (standard/fast bus mode), and does not support C bus device.



# RF ELECTRICAL CHARACTERISTICS

All performance numbers related to Wi-Fi, Bluetooth and ZigBee mentioned in this section are preliminary and likely to change once module characterization has taken place.

#### WI-FI WLAN 2.4GHz RECEIVER RF SPECIFICATIONS

Table 42. Wi-Fi WLAN 2.4GHz Receiver RF Specifications

| Parameter                     | Conditions                                      | Min          | Typ.        | Max        | Unit |
|-------------------------------|-------------------------------------------------|--------------|-------------|------------|------|
|                               | Minimum receiver sensiti                        | vity in 802. | 11b mode    |            |      |
| 1Mbps                         |                                                 | -            | -           | -80        | dBm  |
| 2Mbps                         | PER < 8%,                                       | -            | -           | -80        | dBm  |
| 5.5Mbps                       | Packet size = 1024 bytes                        | -            | -           | -76        | dBm  |
| 11Mbps                        |                                                 | -            | -           | -76        | dBm  |
|                               | Minimum receiver sensiti                        | vity in 802. | 11g mode    |            |      |
| 6Mbps                         |                                                 | -            | -           | -82        | dBm  |
| 9Mbps                         |                                                 | -            | -           | -81        | dBm  |
| 12Mbps                        |                                                 | -            | -           | -79        | dBm  |
| 18Mbps                        | PER < 10%,                                      | -            | -           | -77        | dBm  |
| 24Mbps                        | Packet size= 1024 bytes                         | -            | -           | -74        | dBm  |
| 36Mbps                        |                                                 | -            | -           | -70        | dBm  |
| 48Mbps                        |                                                 | -            | -           | -66        | dBm  |
| 54Mbps                        |                                                 | -            | -           | -65        | dBm  |
|                               | Minimum receiver sensiti                        | vity in 802. | 11n mode    |            | •    |
| MCS 0                         |                                                 | -            | -           | -82        | dBm  |
| MCS 1                         |                                                 | -            | -           | -79        | dBm  |
| MCS 2                         |                                                 | -            | -           | -77        | dBm  |
| MCS 3                         | PER<10%,                                        | -            | _           | -74        | dBm  |
| MCS 4                         | Packet size= 4096 bytes, GF, 800ns GI, Non-STBC | -            | -           | -70        | dBm  |
| MCS 5                         | GF, 800113 GI, NOI1-31 BC                       | -            | -           | -68        | dBm  |
| MCS 6                         |                                                 | -            | -           | -65        | dBm  |
| MCS 7                         |                                                 | -            | -           | -64        | dBm  |
| Mir                           | imum receiver sensitivity i                     | n 802.11ac   | mode (VHT20 | <b>)</b> ) |      |
| MCS 0                         |                                                 | -            | -           | -82        | dBm  |
| MCS 1                         |                                                 | -            | -           | -79        | dBm  |
| MCS 2                         |                                                 | -            | -           | -77        | dBm  |
| MCS 3                         | PER<10%,                                        | -            | -           | -74        | dBm  |
| MCS 4                         | Packet size= 4096 bytes,                        | -            | -           | -70        | dBm  |
| MCS 5                         | GF, 800ns GI, Non-STBC                          | -            | -           | -66        | dBm  |
| MCS 6                         |                                                 | _            | _           | -65        | dBm  |
| MCS 7                         |                                                 | -            | -           | -64        | dBm  |
| MCS 8                         |                                                 | _            | _           | -59        | dBm  |
|                               | Maximum inp                                     | out level    | <u> </u>    |            |      |
| Maximum input signal          |                                                 |              |             |            |      |
| level                         | PER < 8%                                        | -10          | -           | -          | dBm  |
| in 802.11b mode               |                                                 |              |             |            |      |
| Maximum input signal          |                                                 |              |             |            |      |
| level                         | PER < 10%                                       | -20          | -           | -          | dBm  |
| in 802.11g mode               |                                                 |              | 1           |            |      |
| Maximum input signal<br>level | DED < 100/                                      | 20           |             |            | dD   |
| in 802.11n mode               | PER < 10%                                       | -20          | _           | _          | dBm  |



| Parameter                                         | Conditions | Min | Тур. | Max | Unit |
|---------------------------------------------------|------------|-----|------|-----|------|
| Maximum input signal<br>level<br>in 802.11ac mode | PER < 10%  | -30 | -    | -   | dBm  |



#### WI-FI WLAN 2.4GHz TRANSMITTER RF SPECIFICATIONS

Table 43. Wi-Fi WLAN 2.4GHz Transmitter RF Specifications

| Parameter                                                  | Conditions                   | Min        | Тур.       | Max      | Unit     |
|------------------------------------------------------------|------------------------------|------------|------------|----------|----------|
|                                                            | Linear output powe           | r          |            |          |          |
| Maximum output power in 802.11b mode                       | As specified in              | -          | 19         | -        | dBm      |
| Maximum output power in 802.11g mode                       | IEEE802.11                   | -          | 16         | -        | dBm      |
| Maximum output power in 802.11n mode                       | HT20                         | -          | 15         | -        | dBm      |
| Maximum output power in 802.11ac mode                      | VHT20                        | -          | 15         | -        | dBm      |
|                                                            | Transmit spectrum ma         | ask        |            |          |          |
| Margin to 802.11b spectrum mask                            |                              | 0          | -          | -        | dBr      |
| Margin to 802.11g spectrum mask                            | Maximum                      | 0          | -          | -        | dBr      |
| Margin to 802.11n spectrum mask                            | output power                 | 0          | -          | -        | dBr      |
| Transmit m                                                 | odulation accuracy in        | 802.11b mo | de         |          | •        |
| 1Mbps                                                      |                              | -          | -          | 35       | %        |
| 2Mbps                                                      | As specified in              | -          | -          | 35       | %        |
| 5.5Mbps                                                    | IEEE 802.11b                 | -          | -          | 35       | %        |
| 11Mbps                                                     |                              | _          | -          | 35       | %        |
| Transmit m                                                 | odulation accuracy in        | 802.11g mo | de         |          |          |
| 6Mbps                                                      | Mandatory                    | -          | -          | -5       | dB       |
| 9Mbps                                                      | Optional                     | _          | -          | -8       | dB       |
| 12Mbps                                                     | Mandatory                    | _          | _          | -10      | dB       |
| 18Mbps                                                     | Optional                     | _          | -          | -13      | dB       |
| 24Mbps                                                     | Mandatory                    | _          | -          | -16      | dB       |
| 36Mbps                                                     | Optional                     | _          | -          | -19      | dB       |
| 48Mbps                                                     | Optional                     | _          | -          | -22      | dB       |
| 54Mbps                                                     | Optional                     | _          | -          | -25      | dB       |
| Transmit m                                                 | odulation accuracy in        | 802.11n mo | de         |          |          |
| MCS7                                                       | As specified in IEEE 802.11n | -          | -          | -27      | dB       |
| Transmit mo                                                | odulation accuracy in        | 802.11ac m | ode        | ı        |          |
| MCS8                                                       | VHT20                        | _          | _          | -30      | dB       |
| MCS9                                                       | VHT20                        | _          | _          | -32      | dB       |
| Transmit power-on                                          | and power-down ram           | time in 80 | 2.11b mode | l        |          |
| Transmit power-on ramp time from 10% to 90% output power   |                              | -          | -          | 2        | μs       |
| Transmit power-down ramp time from 90% to 10% output power |                              | -          | -          | 2        | μs       |
|                                                            | ther spectral parame         | ters       | 1          | <u>l</u> | <u>l</u> |
|                                                            | 30MHz ~ 1GHz<br>BW=100kHz    | -          | -          | -62      | dBm      |
| Spurious emissions at the antenna port                     | 1GHz ~ 12.75GHz<br>BW=1MHz   | -          | -          | -47      | dBm      |



#### BLUETOOTH RF SPECIFICATIONS

Table 44. Bluetooth RF Specifications

| Parameter               | Conditions               | Min  | Тур | Max    | Unit |
|-------------------------|--------------------------|------|-----|--------|------|
|                         | GFSK                     |      |     |        |      |
| Output Power            | Average Power            | -    | 11  | -      | dBm  |
| Frequency Range         |                          | 2402 | -   | 2480   | MHz  |
|                         | DH1                      | -25  | -   | 25     | kHz  |
| Couries Francisco Duitt | DH3                      | -40  | -   | 40     | kHz  |
| Carrier Frequency Drift | DH5                      | -40  | -   | 40     | kHz  |
|                         | Maximum Drift Rate       | -20  | -   | 20     | kHz  |
|                         | dF1 Avg                  | 140  | -   | 175    | kHz  |
| Modulation              | dF2 Max                  | 115  | -   | -      | kHz  |
|                         | dF1 Avg / dF2 Avg        | 80   | -   | -      | %    |
| Sensitivity (BER)       | BER ≤0.1%                | -    | -   | -70    | dBm  |
| Maximum Input Level     | BER ≤0.1%                | -20  | -   | -      | dBm  |
|                         | EDR (DPSK)               | •    |     |        |      |
| Relative Power          | π/4-DQPSK                | -4.0 | -   | 1.0    | dB   |
| 8DPSI                   | K                        | -4.0 | -   | -      | dB   |
|                         | π/4-DQPSK                | -    | -   | 20.0   | %    |
| RMS DEVM                | 8DPSK                    | -    | -   | 13.0   | %    |
| D   DEVA4               | π/4-DQPSK                | -    | -   | 35.0   | %    |
| Peak DEVM               | 8DPSK                    | -    | -   | 25.0   | %    |
| 000/ PE/A4              | π/4-DQPSK<br>DEVM ≤ 0.30 | 99   | -   | -      | %    |
| 99% DEVM                | DEVM ≤ 0.20<br>8DPSK     | 99   | -   | -      | %    |
| 500 S (050)             | π/4-DQPSK<br>BER ≤ 0.01% | -    | -   | -70    | dBm  |
| EDR Sensitivity (BER)   | BER ≤ 0.01%<br>8DPSK     | -    | -   | -70    | dBm  |
| EDD Maximum lauvat la l | π/4-DQPSK<br>BER ≤ 0.1%  | -20  | -   | -      | dBm  |
| EDR Maximum Input Level | BER ≤ 0.1%<br>8 DPSK     | -20  | -   | -      | dBm  |
|                         | Low Energy               | •    | •   |        |      |
| Output Power            | Output Power             | -20  | -   | 10     | dBm  |
| Operating Frequency     | 2402+K*2MHz (K=0~39)     | 2400 | -   | 2483.5 | MHz  |



#### **ZIGBEE RF RECEIVE SPECIFICATIONS**

Receive measurements were collected with the ZigBee SoC Ceramic Balun Reference Design (Version A0) at 2440MHz. The typical number indicates one standard deviation above the mean, measured at room temperature (25°C). The Min and Max numbers were measured over process corners at room temperature.

Table 45. ZigBee RF Receive Specifications

| Parameter                                | Test Condition                                                       | Min  | Тур  | Max  | Unit |
|------------------------------------------|----------------------------------------------------------------------|------|------|------|------|
| Frequency range                          |                                                                      | 2400 | -    | 2500 | MHz  |
| Sensitivity (boost mode)                 | 1% PER, 20 byte packet defined by IEEE 802.15.4-2003;                | -    | -102 | -96  | dBm  |
| Sensitivity                              | 1% PER, 20 byte packet defined by IEEE 802.15.4-2003;                | -    | -100 | -94  | dBm  |
| High-side adjacent                       | IEEE 802.15.4-2003 interferer signal,                                |      | 25   |      | ЧÞ   |
| channel rejection                        | wanted IEEE 802.15.4-2003 signal at -82 dBm                          | -    | 35   | _    | dB   |
| Low-side adjacent channel                | IEEE 802.15.4-2003 interferer signal,                                | _    | 35   | _    | dB   |
| rejection                                | wanted IEEE 802.15.4-2003 signal at -82 dBm                          | _    | 33   | _    | uБ   |
| 2nd high-side adjacent                   | IEEE 802.15.4-2003 interferer signal,                                | _    | 46   | _    | dB   |
| channel rejection                        | wanted IEEE 802.15.4-2003 signal at -82 dBm                          |      | 40   |      | ub.  |
| 2nd low-side adjacent                    | IEEE 802.15.4-2003 interferer signal,                                | _    | 46   | _    | dB   |
| channel rejection                        | wanted IEEE 802.15.4-2003 signal at -82 dBm                          |      |      |      |      |
| High-side adjacent                       | Filtered IEEE 802.15.4-2003 interferer signal,                       | _    | 39   | _    | dB   |
| channel rejection                        | wanted IEEE 802.15.4-2003 signal at -82 dBm                          |      |      |      |      |
| Low-side adjacent                        | Filtered IEEE 802.15.4-2003 interferer signal,                       | -    | 47   | _    | dB   |
| channel rejection                        | wanted IEEE 802.15.4-2003 signal at -82 dBm                          |      |      |      |      |
| 2nd high-side adjacent                   | Filtered IEEE 802.15.4-2003 interferer signal,                       | -    | 49   | _    | dB   |
| channel rejection                        | wanted IEEE 802.15.4-2003 signal at -82 dBm                          |      |      |      |      |
| 2nd low-side adjacent                    | Filtered IEEE 802.15.4-2003 interferer signal,                       | -    | 49   | -    | dB   |
| channel rejection                        | wanted IEEE 802.15.4-2003 signal at -82 dBm                          |      |      |      |      |
| High-side adjacent<br>channel rejection  | CW interferer signal, wanted IEEE 802.15.4-2003<br>signal at -82 dBm | -    | 44   | -    | dB   |
| Low-side adjacent                        | CW interferer signal, wanted IEEE 802.15.4-2003                      |      |      |      |      |
| channel rejection                        | signal at -82 dBm                                                    | -    | 47   | -    | dB   |
| 2nd high-side adjacent                   | CW interferer signal, wanted IEEE 802.15.4-2003                      |      |      |      |      |
| channel rejection                        | signal at -82 dBm                                                    | -    | 59   | -    | dB   |
| 2nd low-side adjacent                    | CW interferer signal, wanted IEEE 802.15.4-2003                      |      |      |      |      |
| channel rejection                        | signal at -82 dBm                                                    | -    | 59   | -    | dB   |
| Channel rejection for all                | IEEE 802.15.4-2003 interferer signal,                                |      | 40   |      | 15   |
| other channels                           | wanted IEEE 802.15.4-2003 signal at -82 dBm                          | -    | 40   | _    | dB   |
| 802.11g rejection centered               | IEEE 802.15.4-2003 interferer signal,                                |      | 26   |      | ID.  |
| at +12 MHz or -13 MHz                    | wanted IEEE 802.15.4-2003 signal at -82 dBm                          | -    | 36   | _    | dB   |
| Maximum input signal level               |                                                                      | 0    |      |      | dDm  |
| for correct operation                    |                                                                      | U    | _    | _    | dBm  |
| Co-channel rejection                     | IEEE 802.15. 4-2003 interferer signal,                               | _    | -6   | _    | dBc  |
| Co-channel rejection                     | wanted IEEE 802.15.4-2003 signal at -82 dBm                          | _    | -0   | _    | UBC  |
| Relative frequency error                 |                                                                      |      |      |      |      |
| (50% greater than the                    |                                                                      | -120 | -    | +120 | ppm  |
| 2x40 ppm required by                     |                                                                      | .20  |      |      | ρρ   |
| IEEE 802.15.4-2003)                      |                                                                      |      |      |      |      |
| Relative timing error                    |                                                                      |      |      |      |      |
| (50% greater than the                    |                                                                      | -120 | -    | +120 | ppm  |
| 2x40 ppm required by IEEE 802.15.4-2003) |                                                                      |      |      |      |      |
| Linear RSSI range                        | As defined by IEEE 802.15.4-2003                                     | 40   | _    | _    | dB   |
| =                                        | AS DETITIED BY ILEE 002.13.4-2003                                    | -90  | _    | -40  |      |
| RSSI Range                               |                                                                      | -90  | _    | -40  | dB   |



#### **ZIGBEE RF TRANSMIT SPECIFICATIONS**

Transmit measurements were collected with the Silicon Labs ZigBee SoC ceramic balun reference design (Version A0) at 2440 MHz. The typical number indicates one standard deviation below the mean, measured at room temperature of 25°C. The Min and Max numbers were measured over process corners at room temperature. In terms of impedance, this reference design presents a 3n3 inductor in parallel with a 100:50 balun to the RF pins.

Table 46. ZigBee Transmit Specifications

| Parameter                              | Test Condition                                             | Min | Тур | Max | Unit |
|----------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| Maximum output power (boost mode)      | At highest boost mode power setting (+8)                   | -   | 8   | -   | dBm  |
| Maximum output power                   | At highest normal mode power setting (+3)                  | 1   | 5   | -   | dBm  |
| Minimum output power                   | At lowest power setting                                    | -   | -55 | -   | dBm  |
| Error vector magnitude<br>(Offset-EVM) | As defined by IEEE 802.15.4-2003, which sets a 35% maximum | -   | 5   | 15  | %    |
| Carrier frequency error                |                                                            | -40 | -   | +40 | ppm  |
| PSD mask relative                      | 3.5 MHz away                                               | -20 | -   | -   | dBm  |
| PSD mask absolute                      | 3.5 MHz away                                               | -30 | -   | -   | dBm  |



# **ARTIK 520 Module Mechanical Specifications**

The ARTIK 520 Module supports three connectors and three RF connectors on a 25.0mmx30.0mm footprint. The size is 25.0mmx 37.0mm if the additional debug connector is included. Refer to section <u>ARTIK 520 Module</u> <u>Antenna Connections</u> for RF connector details. <u>Figure 11</u> shows the physical dimensions of the Top View, Bottom View and the Side View of the ARTIK 520 Module. All mechanical dimensions mentioned in this section are preliminary and could change.

Table 47. Connectors J3, J4, J5

|              | Connector Part Number | Number of pins | Pin pitch | Mating Part                    |
|--------------|-----------------------|----------------|-----------|--------------------------------|
| Connector J3 |                       |                |           | Panasonic                      |
| Connector J4 | Panasonic AXT460124   | 60             | 0.4mm     | AXT360124 (mated height 1.5mm) |
| Connector J5 |                       |                |           | AXT360224 (mated height 2.5mm) |





Figure 11. Mechanical Dimensions



# **ORDERING INFORMATION**

For volume ordering of the evaluation kits, please contact a sales representative in your area or email <a href="mailto:sales@artik.io">sales@artik.io</a>.



# LEGAL INFORMATION

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH THE SAMSUNG ARTIK™ DEVELOPMENT KIT AND ALL RELATED PRODUCTS, UPDATES, AND DOCUMENTATION (HEREINAFTER "SAMSUNG PRODUCTS"). NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. THE LICENSE AND OTHER TERMS AND CONDITIONS RELATED TO YOUR USE OF THE SAMSUNG PRODUCTS ARE GOVERNED EXCLUSIVELY BY THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT THAT YOU AGREED TO WHEN YOU REGISTERED AS A DEVELOPER TO RECEIVE THE SAMSUNG PRODUCTS. EXCEPT AS PROVIDED IN THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT, SAMSUNG ELECTRONICS CO., LTD. AND ITS AFFILIATES (COLLECTIVELY, "SAMSUNG") ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES, AND SAMSUNG DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, ARISING OUT OF OR RELATED TO YOUR SALE, APPLICATION AND/OR USE OF SAMSUNG PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATED TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT.

SAMSUNG RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION, DOCUMENTATION AND SPECIFICATIONS WITHOUT NOTICE. THIS INCLUDES MAKING CHANGES TO THIS DOCUMENTATION AT ANY TIME WITHOUT PRIOR NOTICE. THIS DOCUMENTATION IS PROVIDED FOR REFERENCE PURPOSES ONLY, AND ALL INFORMATION DISCUSSED HEREIN IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND. SAMSUNG ASSUMES NO RESPONSIBILITY FOR POSSIBLE ERRORS OR OMISSIONS, OR FOR ANY CONSEQUENCES FROM THE USE OF THE DOCUMENTATION CONTAINED HEREIN.

Samsung Products are not intended for use in medical, life support, critical care, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

This document and all information discussed herein remain the sole and exclusive property of Samsung. All brand names, trademarks and registered trademarks belong to their respective owners. For updates or additional information about Samsung ARTIK™, contact the Samsung ARTIK™ team via the Samsung ARTIK™ website at www.artik.io.

Copyright © 2016 Samsung Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Samsung Electronics.

